亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? fir_srg.acf

?? 數字信號處理的FPGA實現(第二版)書的源代碼。
?? ACF
?? 第 1 頁 / 共 2 頁
字號:
--
--  Copyright (C) 1988-2002 Altera Corporation
--  Any megafunction design, and related net list (encrypted or decrypted),
--  support information, device programming or simulation file, and any other
--  associated documentation or information provided by Altera or a partner
--  under Altera's Megafunction Partnership Program may be used only to
--  program PLD devices (but not masked PLD devices) from Altera.  Any other
--  use of such megafunction design, net list, support information, device
--  programming or simulation file, or any other related documentation or
--  information is prohibited for any other purpose, including, but not
--  limited to modification, reverse engineering, de-compiling, or use with
--  any other silicon devices, unless such use is explicitly licensed under
--  a separate agreement with Altera or a megafunction partner.  Title to
--  the intellectual property, including patents, copyrights, trademarks,
--  trade secrets, or maskworks, embodied in any such megafunction design,
--  net list, support information, device programming or simulation file, or
--  any other related documentation or information provided by Altera or a
--  megafunction partner, remains with Altera, the megafunction partner, or
--  their respective licensors.  No other licenses, including any licenses
--  needed under any third party's intellectual property, are provided herein.
--
CHIP fir_srg
BEGIN
	DEVICE = EPF10K70RC240-4;
END;

DEFAULT_DEVICES
BEGIN
	AUTO_DEVICE = EPF10K70RC240-4;
	ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;

TIMING_POINT
BEGIN
	DEVICE_FOR_TIMING_SYNTHESIS = EPF10K70RC240-4;
	MAINTAIN_STABLE_SYNTHESIS = OFF;
	CUT_ALL_CLEAR_PRESET = ON;
	CUT_ALL_BIDIR = ON;
END;

IGNORED_ASSIGNMENTS
BEGIN
	IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
	FIT_IGNORE_TIMING = OFF;
	DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
	IGNORE_DEVICE_ASSIGNMENTS = OFF;
	IGNORE_LC_ASSIGNMENTS = OFF;
	IGNORE_PIN_ASSIGNMENTS = OFF;
	IGNORE_CHIP_ASSIGNMENTS = OFF;
	IGNORE_TIMING_ASSIGNMENTS = OFF;
	IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
	IGNORE_CLIQUE_ASSIGNMENTS = OFF;
END;

GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
	MAX7000B_ENABLE_VREFB = OFF;
	MAX7000B_ENABLE_VREFA = OFF;
	MAX7000B_VCCIO_IOBANK2 = 3.3V;
	MAX7000B_VCCIO_IOBANK1 = 3.3V;
	CONFIG_EPROM_PULLUP_RESISTOR = ON;
	CONFIG_EPROM_USER_CODE = FFFFFFFF;
	FLEX_CONFIGURATION_EPROM = AUTO;
	MAX7000AE_ENABLE_JTAG = ON;
	MAX7000AE_USER_CODE = FFFFFFFF;
	FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
	FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX6000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
	MULTIVOLT_IO = OFF;
	nCEO = UNRESERVED;
	MAX7000S_ENABLE_JTAG = ON;
	FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
	MAX7000S_USER_CODE = FFFF;
	CONFIG_SCHEME_10K = PASSIVE_SERIAL;
	FLEX10K_JTAG_USER_CODE = 7F;
	ENABLE_INIT_DONE_OUTPUT = OFF;
	ENABLE_CHIP_WIDE_OE = OFF;
	ENABLE_CHIP_WIDE_RESET = OFF;
	CLKUSR = UNRESERVED;
	ADD17 = UNRESERVED;
	ADD16 = UNRESERVED;
	ADD15 = UNRESERVED;
	ADD14 = UNRESERVED;
	ADD13 = UNRESERVED;
	ADD0_TO_ADD12 = UNRESERVED;
	SDOUT = RESERVED_DRIVES_OUT;
	RDCLK = UNRESERVED;
	RDYnBUSY = UNRESERVED;
	nWS_nRS_nCS_CS = UNRESERVED;
	DATA1_TO_DATA7 = UNRESERVED;
	DATA0 = RESERVED_TRI_STATED;
	FLEX8000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME = ACTIVE_SERIAL;
	DISABLE_TIME_OUT = OFF;
	ENABLE_DCLK_OUTPUT = OFF;
	RELEASE_CLEARS = OFF;
	AUTO_RESTART = OFF;
	USER_CLOCK = OFF;
	SECURITY_BIT = OFF;
	RESERVED_PINS_PERCENT = 0;
	RESERVED_LCELLS_PERCENT = 0;
END;

GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
	AUTO_FAST_IO = ON;
	OPTIMIZE_FOR_SPEED = 10;
	STYLE = FAST;
	MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
	AUTO_IMPLEMENT_IN_EAB = OFF;
	AUTO_OPEN_DRAIN_PINS = ON;
	ONE_HOT_STATE_MACHINE_ENCODING = OFF;
	AUTO_REGISTER_PACKING = OFF;
	DEVICE_FAMILY = FLEX10K;
	AUTO_GLOBAL_OE = ON;
	AUTO_GLOBAL_PRESET = ON;
	AUTO_GLOBAL_CLEAR = ON;
	AUTO_GLOBAL_CLOCK = ON;
	MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
END;

COMPILER_PROCESSING_CONFIGURATION
BEGIN
	USE_QUARTUS_FITTER = ON;
	PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
	FITTER_SETTINGS = NORMAL;
	SMART_RECOMPILE = OFF;
	GENERATE_AHDL_TDO_FILE = OFF;
	RPT_FILE_USER_ASSIGNMENTS = ON;
	RPT_FILE_LCELL_INTERCONNECT = ON;
	RPT_FILE_HIERARCHY = ON;
	RPT_FILE_EQUATIONS = ON;
	LINKED_SNF_EXTRACTOR = OFF;
	OPTIMIZE_TIMING_SNF = OFF;
	TIMING_SNF_EXTRACTOR = ON;
	FUNCTIONAL_SNF_EXTRACTOR = OFF;
	DESIGN_DOCTOR_RULES = EPLD;
	DESIGN_DOCTOR = OFF;
END;

COMPILER_INTERFACES_CONFIGURATION
BEGIN
	USE_ADT_PALACE_FOR_MAX = OFF;
	VHDL_FLATTEN_BUS = OFF;
	VERILOG_FLATTEN_BUS = OFF;
	EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
	VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
	EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
	EDIF_BUS_DELIMITERS = [];
	EDIF_FLATTEN_BUS = OFF;
	EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
	EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
	EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
	EDIF_OUTPUT_USE_EDC = OFF;
	EDIF_INPUT_USE_LMF2 = OFF;
	EDIF_INPUT_USE_LMF1 = OFF;
	EDIF_OUTPUT_GND = GND;
	EDIF_OUTPUT_VCC = VCC;
	EDIF_INPUT_GND = GND;
	EDIF_INPUT_VCC = VCC;
	EDIF_OUTPUT_EDC_FILE = *.edc;
	EDIF_INPUT_LMF2 = *.lmf;
	EDIF_INPUT_LMF1 = *.lmf;
	VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
	VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
	VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
	VHDL_WRITER_VERSION = VHDL87;
	VHDL_READER_VERSION = VHDL87;
	SYNOPSYS_MAPPING_EFFORT = MEDIUM;
	SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
	SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
	SYNOPSYS_DESIGNWARE = OFF;
	SYNOPSYS_COMPILER = DESIGN;
	USE_SYNOPSYS_SYNTHESIS = OFF;
	VHDL_NETLIST_WRITER = OFF;
	VERILOG_NETLIST_WRITER = OFF;
	XNF_GENERATE_AHDL_TDX_FILE = ON;
	XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
	XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
	EDIF_OUTPUT_VERSION = 200;
	EDIF_NETLIST_WRITER = OFF;
END;

CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
	MASTER_RESET = OFF;
	EXPANDER_NETWORKS = ON;
	RACE_CONDITIONS = ON;
	DELAY_CHAINS = ON;
	ASYNCHRONOUS_INPUTS = ON;
	PRESET_CLEAR_NETWORKS = ON;
	STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
	STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
	MULTI_CLOCK_NETWORKS = ON;
	MULTI_LEVEL_CLOCKS = ON;
	GATED_CLOCKS = ON;
	RIPPLE_CLOCKS = ON;
END;

SIMULATOR_CONFIGURATION
BEGIN
	BIDIR_PIN = STRONG;
	END_TIME = 1.0us;
	START_TIME = 0.0ns;
	GLITCH_TIME = 0.0ns;
	GLITCH = OFF;
	OSCILLATION_TIME = 0.0ns;
	OSCILLATION = OFF;
	CHECK_OUTPUTS = OFF;
	SETUP_HOLD = OFF;
	USE_DEVICE = OFF;
END;

TIMING_ANALYZER_CONFIGURATION
BEGIN
	CUT_OFF_RAM_REGISTERED_WE_PATHS = OFF;
	ANALYSIS_MODE = REGISTERED_PERFORMANCE;
	LIST_PATH_FREQUENCY = 10MHz;
	LIST_PATH_COUNT = 10;
	REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS;
	INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms;
	INCLUDE_PATHS_LESS_THAN = OFF;
	INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns;
	INCLUDE_PATHS_GREATER_THAN = OFF;
	DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS;
	CELL_WIDTH = 18;
	LIST_ONLY_LONGEST_PATH = ON;
	CUT_OFF_CLEAR_AND_PRESET_PATHS = ON;
	CUT_OFF_IO_PIN_FEEDBACK = ON;
	AUTO_RECALCULATE = OFF;
END;

OTHER_CONFIGURATION
BEGIN
	LAST_MAXPLUS2_VERSION = 10.2;
	LOCAL_INTERCONNECT_PER_LAB_PERCENT = 100;
	EXPLICIT_FAMILY = 1;
	FLEX_10K_52_COLUMNS = 40;
	DEFAULT_9K_EXP_PER_LCELL = 1/2;
	LCELLS_PER_ROW_PERCENT = 100;
	FAN_IN_PER_LCELL_PERCENT = 100;
	EXP_PER_LCELL_PERCENT = 100;
	ROW_PINS_PERCENT = 50;
	ORIGINAL_MAXPLUS2_VERSION = 7.21;
	COMPILER_DATA = "1,1,0,1,0,0,0,1,1,1,1,0,1,1,1";
END;

DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX5000
BEGIN
	REGISTER_OPTIMIZATION = ON;
	USE_LPM_FOR_AHDL_OPERATORS = OFF;
	RESYNTHESIZE_NETWORK = ON;
	MULTI_LEVEL_FACTORING = ON;
	SUBFACTOR_EXTRACTION = ON;
	REFACTORIZATION = ON;
	NOT_GATE_PUSH_BACK = ON;
	DUPLICATE_LOGIC_EXTRACTION = ON;
	REDUCE_LOGIC = ON;
	DECOMPOSE_GATES = ON;
	SOFT_BUFFER_INSERTION = ON;
	FAST_IO = OFF;
	IGNORE_SOFT_BUFFERS = OFF;
	PARALLEL_EXPANDERS = OFF;
	TURBO_BIT = OFF;
	XOR_SYNTHESIS = ON;
	SLOW_SLEW_RATE = OFF;
	MINIMIZATION = FULL;
	CARRY_CHAIN_LENGTH = -1;
	CARRY_CHAIN = IGNORE;
	CASCADE_CHAIN_LENGTH = -1;
	CASCADE_CHAIN = IGNORE;
END;

DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX7000
BEGIN
	REGISTER_OPTIMIZATION = ON;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产福利91精品一区| 日韩av中文字幕一区二区三区| 欧美一区二区美女| 91国模大尺度私拍在线视频| 成人的网站免费观看| 国产91综合一区在线观看| 国内精品国产三级国产a久久| 日本免费新一区视频| 日韩国产高清在线| 免费视频一区二区| 麻豆国产一区二区| 精彩视频一区二区三区| 九九**精品视频免费播放| 日本麻豆一区二区三区视频| 日韩精品亚洲一区| 奇米精品一区二区三区在线观看| 日日摸夜夜添夜夜添国产精品 | 色综合天天性综合| www.av精品| 日本高清成人免费播放| 欧美色偷偷大香| 欧美一区二区三区成人| 精品免费视频.| 2022国产精品视频| 中文在线免费一区三区高中清不卡| 欧美国产禁国产网站cc| 亚洲精品免费一二三区| 亚洲尤物在线视频观看| 日韩国产一区二| 国产精品一二三区在线| 99久久99久久免费精品蜜臀| 色呦呦国产精品| 日韩一区二区三区视频| 国产日韩欧美亚洲| 一区二区久久久| 久久不见久久见免费视频7| 成人国产免费视频| 欧美精品色一区二区三区| 久久日一线二线三线suv| 亚洲欧洲日本在线| 日韩av成人高清| 成人毛片老司机大片| 欧美精品久久99久久在免费线 | 国内不卡的二区三区中文字幕| 激情综合五月婷婷| 色老汉av一区二区三区| 久久综合九色综合久久久精品综合| 国产精品久久三区| 免费高清在线视频一区·| 成人黄页毛片网站| 欧美一级视频精品观看| 亚洲欧美激情小说另类| 国模冰冰炮一区二区| 欧美又粗又大又爽| 中文av一区二区| 麻豆精品视频在线观看| 欧美最猛性xxxxx直播| 欧美国产欧美综合| 久久aⅴ国产欧美74aaa| 欧美午夜免费电影| 国产精品第一页第二页第三页| 日本一区中文字幕| 欧美羞羞免费网站| 自拍偷拍国产精品| 成人午夜免费av| 久久免费看少妇高潮| 日本欧美肥老太交大片| 欧美日韩五月天| 一区二区三区中文字幕电影 | 欧美三电影在线| 成人欧美一区二区三区小说| 国产精品自拍在线| 欧美sm美女调教| 日本成人在线看| 欧美高清一级片在线| 亚洲第一久久影院| 欧美亚洲丝袜传媒另类| 亚洲一区影音先锋| 欧美揉bbbbb揉bbbbb| 亚洲综合免费观看高清完整版在线 | 日韩黄色在线观看| 欧美一区二区二区| 日本特黄久久久高潮| 在线成人免费观看| 日韩国产成人精品| 日韩一区二区不卡| 九九**精品视频免费播放| 欧美成人三级电影在线| 捆绑紧缚一区二区三区视频 | 久久久美女毛片 | 久久久久99精品一区| 黄色精品一二区| 国产欧美日韩综合精品一区二区| 国产精品99久久久久久久女警| 国产欧美日韩不卡免费| 成人毛片视频在线观看| 亚洲三级视频在线观看| av亚洲产国偷v产偷v自拍| 亚洲色大成网站www久久九九| 在线这里只有精品| 午夜精品久久久久久久久久久| 欧美亚洲日本一区| 六月婷婷色综合| 欧美国产日韩在线观看| 欧美综合欧美视频| 日韩精品一二三四| 久久久久久**毛片大全| 91日韩一区二区三区| 免费成人深夜小野草| 国产日韩欧美精品电影三级在线| 91一区二区三区在线观看| 亚洲国产日韩一区二区| 精品理论电影在线| 99久久婷婷国产综合精品| 午夜精品久久久久影视| 亚洲精品一区二区三区四区高清| 成人免费观看av| 视频一区二区三区中文字幕| 国产亚洲精品aa| 欧美怡红院视频| 国产精品一区二区三区四区| 亚洲激情一二三区| 久久久久亚洲蜜桃| 欧美日韩国产高清一区二区三区 | 秋霞av亚洲一区二区三| 国产精品色眯眯| 欧美一卡二卡在线观看| 91啪亚洲精品| 韩国欧美国产1区| 亚洲国产日韩综合久久精品| 久久精品这里都是精品| 91麻豆精品国产91久久久久久| 成人免费高清视频在线观看| 免费黄网站欧美| 午夜精品福利在线| 中文字幕中文字幕中文字幕亚洲无线 | 成人精品视频网站| 蜜桃91丨九色丨蝌蚪91桃色| 亚洲第一成人在线| 亚洲欧美日韩中文播放| 日本一区二区视频在线| 日韩欧美另类在线| 欧美精品粉嫩高潮一区二区| 在线亚洲欧美专区二区| caoporm超碰国产精品| 久久97超碰色| 另类小说欧美激情| 蜜桃在线一区二区三区| 日韩国产精品久久| 首页国产欧美久久| 性感美女久久精品| 亚洲成人av一区二区三区| 一区二区三区四区在线播放 | 亚洲国产精品视频| 亚洲一区在线视频观看| 亚洲精品国产品国语在线app| 国产精品久久久久影院亚瑟| 中文字幕+乱码+中文字幕一区| 国产亚洲一区二区在线观看| 欧美精品一区二区在线播放| 亚洲精品一区二区精华| 久久色.com| 中文字幕欧美激情一区| 国产精品美女久久久久aⅴ国产馆| 久久久久久久久一| 欧美国产丝袜视频| 亚洲天堂免费看| 一区二区三区四区国产精品| 一区二区三区不卡在线观看| 亚洲一区二区成人在线观看| 午夜电影久久久| 久久er精品视频| 成人丝袜高跟foot| 欧洲一区二区三区在线| 欧美伦理影视网| 欧美精品一区二区久久久| 国产日韩精品一区二区三区| 亚洲图片另类小说| 日本欧美在线观看| 国产精品99久久久| 91丨porny丨国产入口| 在线视频国内自拍亚洲视频| 日韩一区二区电影| 日本一区二区久久| 亚洲成人综合视频| 国产精品18久久久久久久久| 色综合网站在线| 精品少妇一区二区三区免费观看| 中文字幕欧美日韩一区| 亚洲成人资源网| 高清国产一区二区三区| 色综合久久中文综合久久牛| 欧美一二三区在线观看| 欧美国产乱子伦| 日韩av在线发布| 成人在线综合网| 欧美一区二区三区白人| 日韩一区中文字幕| 韩国av一区二区三区四区| 在线观看一区二区精品视频|