亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stopwatch.srr

?? FPGA-CPLD_DesignTool(8-9-10)源代碼
?? SRR
?? 第 1 頁 / 共 5 頁
字號:
$ Start of Compile
#Fri Dec 06 10:14:15 2002

Synplicity Verilog Compiler, version 7.2, Build 112R, built Oct 23 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved

@I::"J:\ISE\watch_sc\Synplify_Pro\tenths.v"
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":31:13:31:18|Unrecognized synthesis directive tools.
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":43:7:43:6|black_box attribute has been renamed to syn_black_box. Change black_box usage to synthesis syn_black_box for upward compatibility.
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":108:12:108:20|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":109:13:109:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":113:13:113:21|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\dcm1.v"
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":39:13:39:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":40:13:40:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":41:13:41:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":42:13:42:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":43:13:43:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":44:13:44:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":45:13:45:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":46:13:46:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":47:13:47:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":48:13:48:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":49:13:49:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":50:13:50:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":51:13:51:21|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\decode.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\hex2led.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\STMACH_V.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\black_box.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\virtex2p.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":17:16:17:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":18:16:18:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":51:16:51:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":53:16:53:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":55:16:55:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":57:16:57:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":95:16:95:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":100:16:100:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":105:16:105:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":110:16:110:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":148:16:148:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":151:16:151:24|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\outs3.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":33:16:33:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":34:16:34:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":35:16:35:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":37:16:37:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":38:16:38:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":39:16:39:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":41:16:41:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":42:16:42:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":43:16:43:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":45:16:45:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":46:16:46:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":47:16:47:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":49:16:49:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":50:16:50:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":51:16:51:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":53:16:53:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":54:16:54:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":55:16:55:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":57:16:57:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":58:16:58:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":59:16:59:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":61:16:61:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":62:16:62:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":63:16:63:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":65:16:65:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":66:16:66:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":67:16:67:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":69:16:69:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":70:16:70:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":71:16:71:24|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf":36:16:36:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf":38:16:38:24|Unrecognized synthesis directive attribute
Verilog syntax check successful!
Options changed - recompiling
Selecting top level module stopwatch
Synthesizing module AND2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":14:7:14:10|Creating black box for empty module AND2

Synthesizing module AND4
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":28:7:28:10|Creating black box for empty module AND4

Synthesizing module AND3
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":22:7:22:10|Creating black box for empty module AND3

Synthesizing module FDCE
Synthesizing module XOR2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":4:7:4:10|Creating black box for empty module XOR2

Synthesizing module FTCE_MXILINX_cnt60
Synthesizing module VCC
Synthesizing module CB4CE_MXILINX_cnt60
Synthesizing module AND2B1
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":33:7:33:12|Creating black box for empty module AND2B1

Synthesizing module AND4B2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":40:7:40:12|Creating black box for empty module AND4B2

Synthesizing module INV
Synthesizing module OR2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":9:7:9:9|Creating black box for empty module OR2

Synthesizing module CD4CE_MXILINX_cnt60
Synthesizing module cnt60
Synthesizing module DCM
Synthesizing module IBUFG
Synthesizing module BUFG
Synthesizing module dcm1
Synthesizing module decode
Synthesizing module hex2led
Synthesizing module IBUF
Synthesizing module OBUF
Synthesizing module outs3
Synthesizing module stmach_v
@N:"J:\ISE\watch_sc\Synplify_Pro\STMACH_V.v":21:1:21:6|Sharing sequential element CLEAR.
Synthesizing module tenths
Synthesizing module stopwatch
@END
Process took 0.21 seconds realtime, 0.22 seconds cputime
Synplicity Xilinx Technology Mapper, version 7.2, Build 175R, built Oct 24 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved
Reading constraint file: J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
Adding property syn_input_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_input_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_output_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_output_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_reg_input_delay_route, value 5, to instance XLXI_5.clkout
Adding property syn_reg_input_delay_route, value 5, to port XLXI_5.clkout



Running FSM Explorer ...

Did not find any FSM for encoding selection. Exiting ...

FSM Explorer successful!
Process took 0.44 seconds realtime, 0.44 seconds cputime
Synplicity Xilinx Technology Mapper, version 7.2, Build 175R, built Oct 24 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved
Reading constraint file: J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
Adding property syn_input_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_input_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_output_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_output_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_reg_input_delay_route, value 5, to instance XLXI_5.clkout
Adding property syn_reg_input_delay_route, value 5, to port XLXI_5.clkout


Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q3(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q2(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q1(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q0(FTCE_MXILINX_cnt60_I_Q0)
Automatic dissolve at startup in view:work.cnt60(verilog) of I6(CD4CE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.cnt60(verilog) of I5(CB4CE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_11(outs3)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_16(dcm1)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_12(cnt60)
Found 1 global buffers instantiated by user
Net buffering Report for view:work.stopwatch(verilog):
No nets needed buffering.

@N|Retiming summary : 0 registers retimed to 0 

		#####  BEGIN RETIMING REPORT  #####

Retiming summary : 0 registers retimed to 0

Original registers replaced by retiming :
		None

New registers created by retiming :
		None


		#####   END RETIMING REPORT  #####

@N|The option to pack flops in the IOB has not been specified 
@W|Cannot apply constraint syn_reg_input_delay_route to XLXI_5.clkout
Writing Analyst data base J:\ISE\watch_sc\Synplify_Pro\Synplify_syn_1\stopwatch.srm
Writing EDIF Netlist and constraint files
@W:"j:\ise\watch_sc\synplify_pro\stopwatch.vf":43:7:43:12|Blackbox <tenths> is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results) 
@W:"j:\ise\watch_sc\synplify_pro\cnt60.vf":93:7:93:14|Blackbox <AND4B2> is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results) 
Found clock stopwatch|clk with period 10.00ns 
Found clock stopwatch|rst_int_inferred_clock with period 10.00ns 
Found clock stopwatch|XLXI_16.CLK0_BUF_derived_clock with period 10.00ns 
A default input delay of 0.00ns w.r.t. clock clk:r has been applied to all input ports
A default output delay of 0.00ns w.r.t. clock clk:r has been applied to all output ports


##### START TIMING REPORT #####
# Timing Report written on Fri Dec 06 10:14:18 2002
#


Top view:              stopwatch
Paths requested:       10
Constraint File(s):    J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
                       
@N| This timing report estimates place and route data. Please look at the place and route timing report for final timing.
@N| Clock constraints cover all FF-to-FF, FF-to-output, input-to-FF and input-to-output paths associated with a particular clock.



Performance Summary 
*******************


Worst slack in design: 0.884

                                             Requested     Estimated     Requested     Estimated               Clock   
Starting Clock                               Frequency     Frequency     Period        Period        Slack     Type    
-----------------------------------------------------------------------------------------------------------------------
clk                                          100.0 MHz     131.7 MHz     10.000        7.594         2.406     declared
stopwatch|XLXI_16.CLK0_BUF_derived_clock     100.0 MHz     138.7 MHz     10.000        7.210         2.790     derived 
stopwatch|rst_int_inferred_clock             100.0 MHz     109.7 MHz     10.000        9.116         0.884     inferred

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
五月天中文字幕一区二区| 中文字幕一区二区三区四区不卡 | 国产一区中文字幕| 日韩精品亚洲一区| 日韩av二区在线播放| 午夜伦欧美伦电影理论片| 亚洲综合精品久久| 丝袜美腿亚洲色图| 老司机精品视频一区二区三区| 美女被吸乳得到大胸91| 国产在线国偷精品产拍免费yy| 国内精品国产成人国产三级粉色| 久久成人免费网站| 国产成人亚洲综合a∨婷婷图片| 国产凹凸在线观看一区二区 | 18欧美亚洲精品| 一区二区欧美在线观看| 亚洲二区在线视频| 精品一区二区三区久久| 国产精品一区免费在线观看| www.亚洲人| 欧美午夜免费电影| 欧美不卡在线视频| 国产精品午夜久久| 午夜精品一区二区三区免费视频 | 国产成人精品影院| 在线免费不卡电影| 欧美精品一区二区三区久久久| 久久精品视频免费| 一区二区三区视频在线看| 捆绑紧缚一区二区三区视频| 国产91清纯白嫩初高中在线观看| 91浏览器打开| www激情久久| 亚洲精品免费在线播放| 久久99精品久久只有精品| 成人免费av网站| 69av一区二区三区| 中文字幕一区二区三区在线播放| 污片在线观看一区二区| 国产91富婆露脸刺激对白| 欧美日韩一级二级| 日本一区二区三区高清不卡 | 欧美区在线观看| 欧美国产丝袜视频| 日产欧产美韩系列久久99| 97精品视频在线观看自产线路二| 日韩欧美激情四射| 亚洲aaa精品| 91免费在线看| 中文字幕第一页久久| 日本成人在线电影网| 91网站在线观看视频| 久久免费视频色| 日本亚洲最大的色成网站www| 国产不卡视频在线观看| 日韩三级视频在线看| 亚洲中国最大av网站| 成人aa视频在线观看| 久久精品免视看| 激情综合色播激情啊| 777a∨成人精品桃花网| 亚洲综合一区二区| 在线精品国精品国产尤物884a| 中文字幕久久午夜不卡| 国产成人综合亚洲网站| 久久综合色播五月| 久久99久久久欧美国产| 欧美一区二区三区在线视频 | 久久婷婷综合激情| 免费成人av资源网| 欧美一卡二卡三卡四卡| 婷婷开心激情综合| 91.com视频| 看电视剧不卡顿的网站| 欧美大度的电影原声| 日本大胆欧美人术艺术动态| 91精品国产综合久久精品麻豆 | 亚洲狠狠爱一区二区三区| 日本道免费精品一区二区三区| 中文字幕一区二区三区av| 99精品一区二区| 亚洲欧美国产三级| 欧美日韩在线观看一区二区| 亚洲国产精品影院| 欧美一区二区三区小说| 99久久夜色精品国产网站| 一区二区三区免费看视频| 欧美三级电影精品| 免费高清在线视频一区·| 日韩亚洲欧美综合| 国产成人欧美日韩在线电影| 中文字幕在线不卡国产视频| 91麻豆swag| 日本不卡免费在线视频| 国产欧美精品一区| 在线影视一区二区三区| 日本一道高清亚洲日美韩| 国产亚洲一区二区在线观看| 99在线精品一区二区三区| 亚洲va欧美va人人爽| 久久综合九色综合欧美就去吻 | 欧美zozozo| 99视频超级精品| 爽好多水快深点欧美视频| 久久久精品欧美丰满| 91网页版在线| 国内精品国产成人| 悠悠色在线精品| 精品剧情在线观看| 99久久精品久久久久久清纯| 午夜激情一区二区三区| 亚洲国产岛国毛片在线| 欧美巨大另类极品videosbest | 亚洲va韩国va欧美va精品| 久久在线免费观看| 欧美亚洲高清一区二区三区不卡| 久久精品国产色蜜蜜麻豆| 亚洲欧美日韩电影| 精品少妇一区二区三区| 欧美三级电影精品| av电影天堂一区二区在线| 久久不见久久见免费视频7| 一区二区三区国产精品| 国产日本一区二区| 欧美一级搡bbbb搡bbbb| 欧美亚洲一区二区三区四区| bt7086福利一区国产| 国内精品国产三级国产a久久| 亚洲国产美国国产综合一区二区| 欧美激情在线一区二区三区| 在线播放日韩导航| 日本丶国产丶欧美色综合| 成人激情小说网站| 国产河南妇女毛片精品久久久 | 亚洲欧美日韩国产综合| 久久久久久久久蜜桃| 日韩欧美国产成人一区二区| 欧美日韩一区二区三区在线看| 国产999精品久久| 国产精品一区在线观看你懂的| 免费人成在线不卡| 丝袜亚洲另类欧美| 日韩电影一区二区三区四区| 亚洲成人自拍网| 亚洲线精品一区二区三区八戒| 亚洲免费在线看| 亚洲精品一卡二卡| 亚洲精品一二三四区| 亚洲一区自拍偷拍| 亚洲小说欧美激情另类| 一区二区三区精品视频在线| 亚洲精品成人悠悠色影视| 亚洲欧美偷拍卡通变态| 亚洲图片欧美激情| 亚洲精品日日夜夜| 亚洲成a人片在线观看中文| 午夜精品国产更新| 日韩激情一二三区| 久久99蜜桃精品| 成人丝袜18视频在线观看| 成人午夜精品一区二区三区| 99re热视频精品| 欧美少妇一区二区| 91麻豆精品国产91久久久资源速度 | 日韩经典一区二区| 经典三级在线一区| 国产大片一区二区| caoporn国产一区二区| 91久久精品国产91性色tv| 欧美日韩国产色站一区二区三区| 91精品国产日韩91久久久久久| 日韩三级.com| 国产精品伦理在线| 一区二区三区免费看视频| 免费成人美女在线观看.| 国产主播一区二区三区| 99精品视频在线观看| 欧美日韩一区久久| 2023国产精品| 尤物av一区二区| 国产在线不卡一卡二卡三卡四卡| youjizz国产精品| 欧美电影在哪看比较好| 久久久午夜电影| 亚洲国产日产av| 国产一区二区三区不卡在线观看 | 亚洲国产色一区| 国产真实精品久久二三区| 不卡的电影网站| 884aa四虎影成人精品一区| 国产欧美一区二区三区网站| 亚洲一区二区三区小说| 国产酒店精品激情| 欧美日韩www| 成人免费小视频| 国产一区二区按摩在线观看| 91成人国产精品| 国产精品麻豆久久久| 久久99热这里只有精品|