亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stopwatch.srr

?? FPGA-CPLD_DesignTool(8-9-10)源代碼
?? SRR
?? 第 1 頁 / 共 5 頁
字號:
$ Start of Compile
#Fri Dec 06 10:14:15 2002

Synplicity Verilog Compiler, version 7.2, Build 112R, built Oct 23 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved

@I::"J:\ISE\watch_sc\Synplify_Pro\tenths.v"
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":31:13:31:18|Unrecognized synthesis directive tools.
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":43:7:43:6|black_box attribute has been renamed to syn_black_box. Change black_box usage to synthesis syn_black_box for upward compatibility.
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":108:12:108:20|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":109:13:109:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\tenths.v":113:13:113:21|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\dcm1.v"
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":39:13:39:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":40:13:40:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":41:13:41:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":42:13:42:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":43:13:43:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":44:13:44:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":45:13:45:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":46:13:46:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":47:13:47:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":48:13:48:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":49:13:49:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":50:13:50:21|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\dcm1.v":51:13:51:21|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\decode.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\hex2led.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\STMACH_V.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\black_box.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\virtex2p.v"
@I::"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":17:16:17:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":18:16:18:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":51:16:51:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":53:16:53:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":55:16:55:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":57:16:57:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":95:16:95:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":100:16:100:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":105:16:105:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":110:16:110:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":148:16:148:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\cnt60.vf":151:16:151:24|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\outs3.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":33:16:33:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":34:16:34:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":35:16:35:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":37:16:37:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":38:16:38:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":39:16:39:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":41:16:41:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":42:16:42:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":43:16:43:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":45:16:45:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":46:16:46:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":47:16:47:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":49:16:49:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":50:16:50:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":51:16:51:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":53:16:53:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":54:16:54:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":55:16:55:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":57:16:57:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":58:16:58:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":59:16:59:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":61:16:61:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":62:16:62:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":63:16:63:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":65:16:65:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":66:16:66:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":67:16:67:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":69:16:69:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":70:16:70:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\outs3.vf":71:16:71:24|Unrecognized synthesis directive attribute
@I::"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf"
@W:"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf":36:16:36:24|Unrecognized synthesis directive attribute
@W:"J:\ISE\watch_sc\Synplify_Pro\stopwatch.vf":38:16:38:24|Unrecognized synthesis directive attribute
Verilog syntax check successful!
Options changed - recompiling
Selecting top level module stopwatch
Synthesizing module AND2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":14:7:14:10|Creating black box for empty module AND2

Synthesizing module AND4
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":28:7:28:10|Creating black box for empty module AND4

Synthesizing module AND3
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":22:7:22:10|Creating black box for empty module AND3

Synthesizing module FDCE
Synthesizing module XOR2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":4:7:4:10|Creating black box for empty module XOR2

Synthesizing module FTCE_MXILINX_cnt60
Synthesizing module VCC
Synthesizing module CB4CE_MXILINX_cnt60
Synthesizing module AND2B1
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":33:7:33:12|Creating black box for empty module AND2B1

Synthesizing module AND4B2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":40:7:40:12|Creating black box for empty module AND4B2

Synthesizing module INV
Synthesizing module OR2
@W:"J:\ISE\watch_sc\Synplify_Pro\black_box.v":9:7:9:9|Creating black box for empty module OR2

Synthesizing module CD4CE_MXILINX_cnt60
Synthesizing module cnt60
Synthesizing module DCM
Synthesizing module IBUFG
Synthesizing module BUFG
Synthesizing module dcm1
Synthesizing module decode
Synthesizing module hex2led
Synthesizing module IBUF
Synthesizing module OBUF
Synthesizing module outs3
Synthesizing module stmach_v
@N:"J:\ISE\watch_sc\Synplify_Pro\STMACH_V.v":21:1:21:6|Sharing sequential element CLEAR.
Synthesizing module tenths
Synthesizing module stopwatch
@END
Process took 0.21 seconds realtime, 0.22 seconds cputime
Synplicity Xilinx Technology Mapper, version 7.2, Build 175R, built Oct 24 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved
Reading constraint file: J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
Adding property syn_input_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_input_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_output_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_output_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_reg_input_delay_route, value 5, to instance XLXI_5.clkout
Adding property syn_reg_input_delay_route, value 5, to port XLXI_5.clkout



Running FSM Explorer ...

Did not find any FSM for encoding selection. Exiting ...

FSM Explorer successful!
Process took 0.44 seconds realtime, 0.44 seconds cputime
Synplicity Xilinx Technology Mapper, version 7.2, Build 175R, built Oct 24 2002
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved
Reading constraint file: J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
Adding property syn_input_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_input_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_output_delay, value "0.0" to view:work.stopwatch(verilog)
Adding property syn_output_delay_route, value 2 to view:work.stopwatch(verilog)
Adding property syn_reg_input_delay_route, value 5, to instance XLXI_5.clkout
Adding property syn_reg_input_delay_route, value 5, to port XLXI_5.clkout


Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q3(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q2(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q1(FTCE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.CB4CE_MXILINX_cnt60(verilog) of I_Q0(FTCE_MXILINX_cnt60_I_Q0)
Automatic dissolve at startup in view:work.cnt60(verilog) of I6(CD4CE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.cnt60(verilog) of I5(CB4CE_MXILINX_cnt60)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_11(outs3)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_16(dcm1)
Automatic dissolve at startup in view:work.stopwatch(verilog) of XLXI_12(cnt60)
Found 1 global buffers instantiated by user
Net buffering Report for view:work.stopwatch(verilog):
No nets needed buffering.

@N|Retiming summary : 0 registers retimed to 0 

		#####  BEGIN RETIMING REPORT  #####

Retiming summary : 0 registers retimed to 0

Original registers replaced by retiming :
		None

New registers created by retiming :
		None


		#####   END RETIMING REPORT  #####

@N|The option to pack flops in the IOB has not been specified 
@W|Cannot apply constraint syn_reg_input_delay_route to XLXI_5.clkout
Writing Analyst data base J:\ISE\watch_sc\Synplify_Pro\Synplify_syn_1\stopwatch.srm
Writing EDIF Netlist and constraint files
@W:"j:\ise\watch_sc\synplify_pro\stopwatch.vf":43:7:43:12|Blackbox <tenths> is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results) 
@W:"j:\ise\watch_sc\synplify_pro\cnt60.vf":93:7:93:14|Blackbox <AND4B2> is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results) 
Found clock stopwatch|clk with period 10.00ns 
Found clock stopwatch|rst_int_inferred_clock with period 10.00ns 
Found clock stopwatch|XLXI_16.CLK0_BUF_derived_clock with period 10.00ns 
A default input delay of 0.00ns w.r.t. clock clk:r has been applied to all input ports
A default output delay of 0.00ns w.r.t. clock clk:r has been applied to all output ports


##### START TIMING REPORT #####
# Timing Report written on Fri Dec 06 10:14:18 2002
#


Top view:              stopwatch
Paths requested:       10
Constraint File(s):    J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
                       
@N| This timing report estimates place and route data. Please look at the place and route timing report for final timing.
@N| Clock constraints cover all FF-to-FF, FF-to-output, input-to-FF and input-to-output paths associated with a particular clock.



Performance Summary 
*******************


Worst slack in design: 0.884

                                             Requested     Estimated     Requested     Estimated               Clock   
Starting Clock                               Frequency     Frequency     Period        Period        Slack     Type    
-----------------------------------------------------------------------------------------------------------------------
clk                                          100.0 MHz     131.7 MHz     10.000        7.594         2.406     declared
stopwatch|XLXI_16.CLK0_BUF_derived_clock     100.0 MHz     138.7 MHz     10.000        7.210         2.790     derived 
stopwatch|rst_int_inferred_clock             100.0 MHz     109.7 MHz     10.000        9.116         0.884     inferred

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91黄色激情网站| 777午夜精品视频在线播放| 色哟哟国产精品| 日韩精品中文字幕在线一区| 99这里只有精品| 日韩免费看网站| 亚洲一区视频在线| 波多野结衣在线一区| 久久久三级国产网站| 日韩影院精彩在线| 欧美日韩一级片网站| 中文字幕日本不卡| 福利电影一区二区| 精品欧美乱码久久久久久1区2区| 亚洲小说欧美激情另类| 成a人片国产精品| 国产三级一区二区| 国内精品久久久久影院色| 91精品国产91久久久久久最新毛片| 亚洲一区二区黄色| 欧美中文一区二区三区| 中文字幕日韩欧美一区二区三区| 国产成人精品三级麻豆| 国产午夜精品久久| 国产精品影视网| 久久精品亚洲国产奇米99| 国产一区在线精品| 久久久久久**毛片大全| 国产乱码精品一区二区三| 久久一夜天堂av一区二区三区 | 国产美女视频91| 日韩三级中文字幕| 精品一区二区三区不卡| 久久久美女毛片| 成人av免费观看| 一区二区三区欧美日| 欧美亚洲另类激情小说| 香蕉影视欧美成人| 精品美女一区二区| 国产精品综合久久| 国产精品美女久久福利网站| 91在线码无精品| 亚洲大片免费看| 日韩色视频在线观看| 国产99久久久精品| 亚洲日本成人在线观看| 精品视频在线免费| 精品在线亚洲视频| 日本一区二区三区四区 | 亚洲三级电影网站| 91久久人澡人人添人人爽欧美| 亚洲五码中文字幕| 日韩一区二区三免费高清| 九九热在线视频观看这里只有精品| 国产视频视频一区| 欧美影院一区二区| 激情综合色播激情啊| 综合欧美亚洲日本| 欧美一区在线视频| 成人小视频在线观看| 亚洲午夜在线观看视频在线| 精品国产91洋老外米糕| 97精品久久久久中文字幕 | 91丨porny丨首页| 视频一区免费在线观看| 欧美国产欧美综合| 欧美三级在线看| 国产98色在线|日韩| 亚洲妇女屁股眼交7| 欧美精彩视频一区二区三区| 欧美视频在线不卡| 成人污视频在线观看| 日本aⅴ精品一区二区三区 | 香蕉加勒比综合久久| 国产亚洲成av人在线观看导航| 欧美日韩在线播放一区| 成人不卡免费av| 麻豆传媒一区二区三区| 亚洲国产一区二区三区青草影视| 久久久91精品国产一区二区精品 | 日韩黄色免费电影| 国产精品国产三级国产aⅴ中文 | 国产在线播放一区三区四| 亚洲图片有声小说| 国产精品毛片久久久久久| 日韩亚洲欧美高清| 91国产丝袜在线播放| 成人免费毛片片v| 国产一区美女在线| 日本美女一区二区三区视频| 亚洲精品国产无天堂网2021 | 亚洲精品在线观看视频| 欧美亚洲动漫精品| 97久久超碰国产精品| 国产大陆精品国产| 国产乱码字幕精品高清av| 日本欧美一区二区| 午夜电影一区二区三区| 亚洲一区二区精品久久av| 亚洲女同ⅹxx女同tv| 国产精品全国免费观看高清| 精品电影一区二区三区| 日韩免费看的电影| 91精品国产免费| 91精品国产入口| 欧美日韩国产高清一区二区三区 | 精品久久久三级丝袜| 欧美一区二区三区啪啪| 欧美丰满一区二区免费视频 | 色欧美片视频在线观看| 99精品视频在线观看免费| 成人免费高清视频在线观看| 成人激情动漫在线观看| 成人sese在线| 91欧美激情一区二区三区成人| 成人午夜伦理影院| 一本大道av一区二区在线播放 | 懂色av一区二区在线播放| 国产麻豆视频一区二区| 国产成人aaaa| 国产清纯在线一区二区www| 亚洲线精品一区二区三区| 亚洲男人天堂av网| 亚洲精品日日夜夜| 亚洲成年人影院| 另类小说综合欧美亚洲| 国产真实乱偷精品视频免| 国产91精品久久久久久久网曝门| 成人综合婷婷国产精品久久免费| 懂色av一区二区三区蜜臀| 成人av在线网| 在线精品视频免费播放| 91精品中文字幕一区二区三区| 91精品在线麻豆| 久久久欧美精品sm网站| 亚洲免费av观看| 日产欧产美韩系列久久99| 九色综合国产一区二区三区| 成人激情小说网站| 欧美性一级生活| 欧美成人精品1314www| 中文字幕国产精品一区二区| 一区二区三区在线看| 精品一区二区在线视频| 成人美女视频在线看| 欧美伦理电影网| 国产欧美精品一区| 视频一区中文字幕国产| 国产成人亚洲综合a∨猫咪| 色av一区二区| 久久午夜色播影院免费高清| 一区二区三区 在线观看视频| 麻豆极品一区二区三区| 99re热视频精品| 亚洲精品在线免费观看视频| 亚洲精选一二三| 国产精品系列在线观看| 欧美剧情电影在线观看完整版免费励志电影| 日韩视频在线一区二区| 一级中文字幕一区二区| 国产电影精品久久禁18| 欧美日韩大陆一区二区| 自拍偷拍欧美精品| 久久99这里只有精品| 欧亚一区二区三区| 欧美极品美女视频| 精品夜夜嗨av一区二区三区| 欧美视频一区二区三区在线观看 | 欧美日韩在线电影| 国产精品成人网| 国产一区二区三区美女| 在线播放欧美女士性生活| 成人欧美一区二区三区小说| 国产一区在线观看视频| 91精品国产综合久久婷婷香蕉| 亚洲精品一二三| 菠萝蜜视频在线观看一区| 久久久青草青青国产亚洲免观| 日本vs亚洲vs韩国一区三区二区| 欧美午夜电影网| 日韩美女精品在线| av中文字幕一区| 国产精品精品国产色婷婷| 国产精品一区三区| 久久免费美女视频| 国模冰冰炮一区二区| 精品久久人人做人人爽| 久久er99热精品一区二区| 欧美一区二区三区四区五区 | 欧美成人精精品一区二区频| 天天综合天天综合色| 欧美美女激情18p| 婷婷综合在线观看| 欧美一区二区三区婷婷月色| 日韩av中文在线观看| 欧美一区二区三区在线观看视频| 日韩av电影天堂| 日韩手机在线导航| 国产美女视频91| 欧美激情一区二区三区四区 |