亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? test.rpt

?? 一個基于FPGA的串口程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             d:\maxplus2\file\uart\test.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2004 08:57:56

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

test      EPF10K10LC84-3   10     11     0    0         0  %    11       1  %

User Pins:                 10     11     0  



Project Information                             d:\maxplus2\file\uart\test.rpt

** FILE HIERARCHY **



|fs_sft:1|


Device-Specific Information:                    d:\maxplus2\file\uart\test.rpt
test

***** Logic for device 'test' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R                 R  R  R  R     O     
                E  E  E  E  E  E  E     E                 E  E  E  E     N     
                S  S  S  S  S  S  S  V  S              G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E              N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  l           D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  o  c  p  p  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  a  l  i  o  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  d  k  5  3  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | po7 
      ^nCE | 14                                                              72 | po6 
      #TDI | 15                                                              71 | po8 
       pi2 | 16                                                              70 | po9 
       pi3 | 17                                                              69 | po4 
       pi1 | 18                                                              68 | GNDINT 
       pi0 | 19                                                              67 | po0 
    VCCINT | 20                                                              66 | po1 
  RESERVED | 21                                                              65 | so 
  RESERVED | 22                        EPF10K10LC84-3                        64 | po2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  p  p  p  V  G  p  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  i  i  i  C  N  o  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  7  4  6  C  D  5  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I     E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N     R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T     V  V  V  V  V  V  
                   I  E  E  E  E  E                          E  E  E  E  E  E  
                   G  D  D  D  D  D                          D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\maxplus2\file\uart\test.rpt
test

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    1/2    0/2       9/22( 40%)   
B13      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            15/53     ( 28%)
Total logic cells used:                         11/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.63/4    ( 65%)
Total fan-in:                                  29/2304    (  1%)

Total input pins required:                      10
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     11
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0      8/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   3   8   0   0   0   0   0   0   0   0   0   0     11/0  



Device-Specific Information:                    d:\maxplus2\file\uart\test.rpt
test

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT                0    0    0   11  load
  19      -     -    A    --      INPUT                0    0    0    1  pi0
  18      -     -    A    --      INPUT                0    0    0    1  pi1
  16      -     -    A    --      INPUT                0    0    0    1  pi2
  17      -     -    A    --      INPUT                0    0    0    1  pi3
  43      -     -    -    --      INPUT                0    0    0    1  pi4
  84      -     -    -    --      INPUT                0    0    0    1  pi5
  44      -     -    -    --      INPUT                0    0    0    1  pi6
  42      -     -    -    --      INPUT                0    0    0    1  pi7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    d:\maxplus2\file\uart\test.rpt
test

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  67      -     -    B    --     OUTPUT                0    1    0    0  po0
  66      -     -    B    --     OUTPUT                0    1    0    0  po1
  64      -     -    B    --     OUTPUT                0    1    0    0  po2
  83      -     -    -    13     OUTPUT                0    1    0    0  po3
  69      -     -    A    --     OUTPUT                0    1    0    0  po4
  47      -     -    -    14     OUTPUT                0    1    0    0  po5
  72      -     -    A    --     OUTPUT                0    1    0    0  po6
  73      -     -    A    --     OUTPUT                0    1    0    0  po7
  71      -     -    A    --     OUTPUT                0    1    0    0  po8
  70      -     -    A    --     OUTPUT                0    1    0    0  po9
  65      -     -    B    --     OUTPUT                0    1    0    0  so


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                    d:\maxplus2\file\uart\test.rpt
test

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      5     -    B    13       DFFE   +s           1    1    1    0  |fs_sft:1|sft_reg0~1
   -      1     -    B    13       DFFE   +            1    1    1    0  |fs_sft:1|sft_reg0
   -      3     -    B    13       DFFE   +            1    1    1    2  |fs_sft:1|sft_reg1
   -      7     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg2
   -      6     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg3
   -      8     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg4
   -      4     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg5
   -      2     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg6
   -      1     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg7
   -      3     -    A    14       DFFE   +            2    1    1    1  |fs_sft:1|sft_reg8
   -      5     -    A    14       DFFE   +            2    0    1    1  |fs_sft:1|sft_reg9


Code:

s = Synthesized pin or logic cell

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久免费偷拍视频| 日韩精品一区二区三区视频在线观看| 美女精品自拍一二三四| 日日摸夜夜添夜夜添国产精品| 亚洲摸摸操操av| 亚洲综合色噜噜狠狠| 亚洲综合免费观看高清完整版| 亚洲日本在线视频观看| 亚洲精品五月天| 亚洲国产视频a| 男女男精品视频网| 激情丁香综合五月| 国产乱码一区二区三区| 九一久久久久久| 国产精品白丝jk黑袜喷水| 国产盗摄女厕一区二区三区| 成人国产精品免费观看视频| jiyouzz国产精品久久| 91在线精品一区二区| 精品视频999| 久久亚洲二区三区| 日韩一区中文字幕| 日韩电影在线免费看| 国产老妇另类xxxxx| 成人午夜短视频| 欧美日韩一区二区三区免费看| 日韩亚洲国产中文字幕欧美| 国产精品久久久久久妇女6080| 一区二区高清在线| 韩国精品免费视频| 91激情五月电影| 日韩精品一区二区三区在线播放 | 午夜久久久影院| 国产在线一区二区综合免费视频| www.欧美色图| 欧美一三区三区四区免费在线看| 国产亚洲一区字幕| 亚洲一区二区黄色| 国产一区 二区| 欧美久久久久久久久中文字幕| 精品国产91乱码一区二区三区 | 欧美日本高清视频在线观看| 久久久天堂av| 日本少妇一区二区| 色婷婷国产精品综合在线观看| 2020国产精品久久精品美国| 亚洲午夜精品在线| 成年人午夜久久久| 欧美电影免费观看高清完整版在线| 亚洲三级在线观看| 国产黄人亚洲片| 欧美成人精品1314www| 亚洲欧美国产毛片在线| 国产精品99久久久| 欧美一区二区三区啪啪| 亚洲精品视频在线观看网站| 顶级嫩模精品视频在线看| 欧美电影一区二区| 亚洲一区精品在线| 色婷婷综合久色| 国产精品久久久久久久久果冻传媒| 国产真实精品久久二三区| 欧美一卡二卡三卡四卡| 日韩精品亚洲专区| 欧美日韩视频在线一区二区| 亚洲黄色av一区| 91网站在线播放| 中文字幕字幕中文在线中不卡视频| 狠狠色综合播放一区二区| 欧美一区二区三区四区视频 | 久久亚洲春色中文字幕久久久| 婷婷成人综合网| 欧美一区二区视频在线观看2022| 亚洲高清中文字幕| 欧美日韩中字一区| 亚洲动漫第一页| 欧美麻豆精品久久久久久| 亚洲高清视频中文字幕| 欧美日本免费一区二区三区| 视频一区欧美日韩| 日韩一本二本av| 国产经典欧美精品| 国产精品欧美极品| 日本韩国精品一区二区在线观看| 亚洲伦理在线免费看| 欧美视频一区二区| 麻豆91免费观看| 国产亚洲成aⅴ人片在线观看| 国产成a人亚洲精| 国产精品国产精品国产专区不蜜| 在线观看国产一区二区| 日韩av电影天堂| 久久久亚洲综合| 91色视频在线| 日本美女视频一区二区| 久久久午夜电影| 欧美这里有精品| 国产在线播放一区二区三区| 国产精品精品国产色婷婷| 91国在线观看| 韩国毛片一区二区三区| 一区精品在线播放| 91精品国产一区二区三区蜜臀| 国产裸体歌舞团一区二区| 亚洲精品日日夜夜| 精品国一区二区三区| 色综合色狠狠综合色| 热久久免费视频| 亚洲人成精品久久久久| 精品久久久久av影院| 色综合天天综合| 精品影视av免费| 亚洲黄一区二区三区| 欧美电影免费观看高清完整版在线 | 亚洲成在人线在线播放| 久久综合色之久久综合| 欧美丝袜自拍制服另类| 国产91综合网| 蜜桃免费网站一区二区三区| ㊣最新国产の精品bt伙计久久| 日韩视频在线永久播放| kk眼镜猥琐国模调教系列一区二区| 视频一区在线播放| 亚洲精品视频一区二区| 日本一二三四高清不卡| 日韩免费成人网| 欧美日韩亚州综合| 91片在线免费观看| 国产高清久久久久| 捆绑变态av一区二区三区| 亚洲精品乱码久久久久久久久| 国产精品午夜电影| 久久久久久久性| 精品免费视频一区二区| 欧美人体做爰大胆视频| 欧美午夜精品久久久久久孕妇| 成人黄色国产精品网站大全在线免费观看 | 精品伦理精品一区| 91精品啪在线观看国产60岁| 在线观看视频一区二区| 91亚洲精品一区二区乱码| jlzzjlzz国产精品久久| 成人免费高清在线观看| 国产精品综合二区| 狠狠色狠狠色合久久伊人| 麻豆国产精品官网| 日韩电影在线看| 日韩不卡一二三区| 日韩av电影一区| 久久精品国产77777蜜臀| 日本欧美一区二区三区乱码| 秋霞成人午夜伦在线观看| 日本欧美一区二区| 精品亚洲免费视频| 麻豆一区二区在线| 国产精品一区专区| 成人短视频下载| 91色婷婷久久久久合中文| 色欲综合视频天天天| 欧美视频中文字幕| 欧美浪妇xxxx高跟鞋交| 91精品国产色综合久久不卡电影| 日韩欧美成人一区二区| 久久久综合视频| 亚洲欧洲精品成人久久奇米网| 一区二区三区资源| 午夜伦欧美伦电影理论片| 精品影视av免费| 成人国产精品免费| 欧美在线看片a免费观看| 欧美日韩一区二区三区四区 | 日本成人超碰在线观看| 成人性生交大片免费看视频在线| 99在线精品观看| 在线精品视频一区二区三四 | 欧美国产亚洲另类动漫| 一区二区三区日韩精品视频| 日韩高清不卡一区二区三区| 国产做a爰片久久毛片| 99re视频精品| 4438亚洲最大| 中文字幕精品三区| 丝袜美腿亚洲一区二区图片| 国产中文字幕精品| 欧美亚洲综合久久| 久久久精品影视| 亚洲高清久久久| 国产精品一区二区久久精品爱涩| 一本色道a无线码一区v| 欧美一区二区三区爱爱| 国产精品毛片大码女人| 日本欧美肥老太交大片| 99久久精品一区| 日韩精品最新网址| 亚洲另类在线一区| 国产精品一二二区| 91精品久久久久久蜜臀| 亚洲少妇中出一区| 国内精品久久久久影院色| 在线观看一区日韩|