亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? urat.rpt

?? 一個基于FPGA的串口程序
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                             d:\maxplus2\file\uart\urat.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2004 11:38:35

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

urat      EPF10K10LC84-4   12     26     0    0         0  %    75       13 %

User Pins:                 12     26     0  



Project Information                             d:\maxplus2\file\uart\urat.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored logic function symbol "m16" (ID :25) -- it has no output


Project Information                             d:\maxplus2\file\uart\urat.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

urat@42                           Fs_load
urat@53                           Fs_pi0
urat@52                           Fs_pi1
urat@51                           Fs_pi2
urat@50                           Fs_pi3
urat@49                           Fs_pi4
urat@48                           Fs_pi5
urat@47                           Fs_pi6
urat@44                           Fs_pi7
urat@37                           Fs_Txd
urat@24                           js_po0
urat@23                           js_po1
urat@22                           js_po2
urat@21                           js_po3
urat@19                           js_po4
urat@18                           js_po5
urat@17                           js_po6
urat@16                           js_po7
urat@30                           Js_Rxd
urat@35                           20Mhz


Project Information                             d:\maxplus2\file\uart\urat.rpt

** FILE HIERARCHY **



|m16:25|
|s_clk:40|
|g1p:77|
|g1p:116|
|js_tb:93|
|js_sft:95|
|fs_cnt:113|
|fs_sft:115|


Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

***** Logic for device 'urat' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R        R     R     f     R        R  R  R     O     
                E  E  E  E        E     E     s     E        E  E  E     N     
                S  S  S  S  j  J  S  V  S  G  _  G  S  G  F  S  S  S     F     
                E  E  E  E  s  s  E  C  E  N  c  N  E  N  s  E  E  E     _  ^  
                R  R  R  R  _  _  R  C  R  D  l  D  R  D  _  R  R  R  #  D  n  
                V  V  V  V  c  d  V  I  V  I  o  I  V  I  p  V  V  V  T  O  C  
                E  E  E  E  l  a  E  N  E  N  c  N  E  N  o  E  E  E  C  N  E  
                D  D  D  D  k  o  D  T  D  T  k  T  D  T  8  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
    js_po7 | 16                                                              70 | 1p 
    js_po6 | 17                                                              69 | RESERVED 
    js_po5 | 18                                                              68 | GNDINT 
    js_po4 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | fs_ld 
    js_po3 | 21                                                              65 | fs_1p 
    js_po2 | 22                        EPF10K10LC84-4                        64 | RESERVED 
    js_po1 | 23                                                              63 | VCCINT 
    js_po0 | 24                                                              62 | fs_dao 
    Fs_po0 | 25                                                              61 | Fs_po4 
    GNDINT | 26                                                              60 | Fs_po6 
    Fs_po5 | 27                                                              59 | fs_clk 
    Fs_po7 | 28                                                              58 | Fs_po1 
    Fs_po3 | 29                                                              57 | #TMS 
    Js_Rxd | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | Fs_po9 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  2  R  F  F  R  V  G  F  G  F  V  G  F  F  F  F  F  F  F  
                C  n  0  E  s  s  E  C  N  s  N  s  C  N  s  s  s  s  s  s  s  
                C  C  M  S  _  _  S  C  D  _  D  _  C  D  _  _  _  _  _  _  _  
                I  O  h  E  T  p  E  I  I  l  I  p  I  I  p  p  p  p  p  p  p  
                N  N  z  R  x  o  R  N  N  o  N  i  N  N  i  i  i  i  i  i  i  
                T  F     V  d  2  V  T  T  a  T  7  T  T  6  5  4  3  2  1  0  
                   I     E        E        d                                   
                   G     D        D                                            
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
A3       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    1/2       3/22( 13%)   
A8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    2/2    2/2       4/22( 18%)   
A11      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    2/2    0/2       3/22( 13%)   
B7       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    0/2       3/22( 13%)   
C4       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C7       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C9       8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
C16      7/ 8( 87%)   2/ 8( 25%)   4/ 8( 50%)    2/2    1/2       5/22( 22%)   
C17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C18      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       2/22(  9%)   
C22      3/ 8( 37%)   2/ 8( 25%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            35/53     ( 66%)
Total logic cells used:                         75/576    ( 13%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.21/4    ( 55%)
Total fan-in:                                 166/2304    (  7%)

Total input pins required:                      12
Total input I/O cell registers required:         0
Total output pins required:                     26
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     75
Total flipflops required:                       53
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         5/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   1   8   0   0   0   0   8   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     25/0  
 B:      0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   8   0   0   8   0   8   0   0   0   0   0   0   0   7   1   7   0   0   0   3   0   0     42/0  

Total:   0   1   8   8   0   0  16   8   8   0   8   0   0   0   0   0   7   1   7   0   0   0   3   0   0     75/0  



Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    2  fs_clock
  42      -     -    -    --      INPUT  G             0    0    0    0  Fs_load
  53      -     -    -    20      INPUT                0    0    0    1  Fs_pi0
  52      -     -    -    19      INPUT                0    0    0    1  Fs_pi1
  51      -     -    -    18      INPUT                0    0    0    1  Fs_pi2
  50      -     -    -    17      INPUT                0    0    0    1  Fs_pi3
  49      -     -    -    16      INPUT                0    0    0    1  Fs_pi4
  48      -     -    -    15      INPUT                0    0    0    1  Fs_pi5
  47      -     -    -    14      INPUT                0    0    0    1  Fs_pi6
  44      -     -    -    --      INPUT                0    0    0    1  Fs_pi7
  30      -     -    C    --      INPUT                0    0    0    2  Js_Rxd
  35      -     -    -    06      INPUT                0    0    0    8  20Mhz


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲视频一区在线| 国产精品丝袜黑色高跟| 五月激情六月综合| 精品国产三级a在线观看| 高清av一区二区| 亚洲成av人影院在线观看网| wwww国产精品欧美| 欧美图区在线视频| 国产一区二区三区久久久| 国产精品免费aⅴ片在线观看| 精品国产露脸精彩对白| 日韩欧美一级二级| 在线视频欧美精品| 成人av在线网| 国产精品中文字幕日韩精品| 亚洲大片一区二区三区| 亚洲第一成人在线| 成人免费毛片高清视频| 日韩黄色一级片| 亚洲人成在线观看一区二区| 久久这里都是精品| 国产精品免费观看视频| 亚洲国产精品久久人人爱蜜臀| 久久久国产精品不卡| 欧美一区二区精品久久911| 一本久久a久久精品亚洲| 国产激情视频一区二区三区欧美| 丝袜美腿亚洲一区| 精品一区二区三区香蕉蜜桃| 首页欧美精品中文字幕| 久久爱www久久做| 久久国产精品免费| 成人免费毛片嘿嘿连载视频| 色噜噜狠狠成人网p站| www.日韩大片| 成人黄色软件下载| 欧美色精品在线视频| 欧美午夜精品久久久久久孕妇| 777亚洲妇女| 在线综合视频播放| 国产精品欧美一区喷水| 亚洲国产精品久久久久秋霞影院| 精久久久久久久久久久| 欧美图片一区二区三区| 精品精品国产高清一毛片一天堂| 亚洲四区在线观看| 韩国三级中文字幕hd久久精品| 日本欧美加勒比视频| 韩国在线一区二区| 欧美网站大全在线观看| 亚洲国产激情av| 亚洲男同性恋视频| 欧美日韩国产系列| 欧美日韩黄色影视| 国产精品视频麻豆| 国产在线精品免费av| 欧美日韩视频在线第一区| 国产精品素人视频| 国产精品一区二区你懂的| 日韩一级黄色片| 欧美韩国日本不卡| 国产一区二区三区四| 欧美一区二区福利视频| 午夜视频在线观看一区| 欧美性猛交一区二区三区精品| 自拍偷拍亚洲综合| 99久久精品一区| 91精品国产综合久久久蜜臀粉嫩 | 免费高清不卡av| 精品影视av免费| 欧美精品欧美精品系列| 久久日韩精品一区二区五区| 午夜欧美2019年伦理| 欧美三区在线观看| 亚洲精选免费视频| 久久国产尿小便嘘嘘尿| 欧美日韩国产高清一区二区三区 | 色悠悠亚洲一区二区| 自拍偷拍亚洲欧美日韩| jlzzjlzz亚洲日本少妇| 国产精品无圣光一区二区| 成人黄色在线视频| 亚洲人成网站精品片在线观看| 成人av免费在线播放| 国产精品久久久久久久久久久免费看 | 日韩欧美国产午夜精品| 免费在线视频一区| 精品久久久久久无| 一区二区三区资源| 国产福利一区二区三区视频在线| 26uuu久久天堂性欧美| 国产凹凸在线观看一区二区| 中文字幕乱码亚洲精品一区 | 亚洲美女偷拍久久| 欧美在线影院一区二区| 日韩精品一二三区| 日韩精品一区二区三区视频| 国产伦精品一区二区三区免费迷| 久久久午夜精品| 成人aa视频在线观看| 亚洲一区免费在线观看| av不卡在线播放| 一区二区三区**美女毛片| 欧美一级电影网站| 国产成人午夜视频| 亚洲男同性视频| 日韩视频免费观看高清在线视频| 国产一区二区三区免费观看| 亚洲免费视频中文字幕| 欧美精品高清视频| 夫妻av一区二区| 首页综合国产亚洲丝袜| 午夜精品久久久久影视| 久久久久久亚洲综合| 日本韩国精品一区二区在线观看| 日韩精彩视频在线观看| 国产精品天美传媒| 日韩欧美中文字幕精品| 91色porny| 亚洲日本护士毛茸茸| 日韩午夜在线观看视频| 色婷婷综合久久久中文字幕| 激情综合亚洲精品| 亚洲一区二区三区激情| 欧美国产日韩精品免费观看| 欧美亚日韩国产aⅴ精品中极品| 国产一区在线视频| 亚洲123区在线观看| 国产精品久久久久久久久免费桃花| 538prom精品视频线放| 99麻豆久久久国产精品免费 | 欧美色视频一区| 成人黄动漫网站免费app| 爽爽淫人综合网网站| 亚洲区小说区图片区qvod| 久久久久久一二三区| 欧美一区二区黄色| 欧美日本一道本在线视频| 91老师国产黑色丝袜在线| 国产精品一区二区果冻传媒| 琪琪久久久久日韩精品| 亚洲一区在线视频| 一区二区三区日韩精品| 中文字幕亚洲在| 欧美精品日韩一区| 欧美在线色视频| 99re8在线精品视频免费播放| 韩日欧美一区二区三区| 捆绑调教一区二区三区| 日韩1区2区3区| 青青草精品视频| 久久国产人妖系列| 精品在线播放午夜| 国内欧美视频一区二区| 国产真实乱对白精彩久久| 91视频在线观看免费| 91一区二区在线| 97aⅴ精品视频一二三区| 色偷偷一区二区三区| 欧洲亚洲精品在线| 91精选在线观看| 日韩一本二本av| 久久精品日产第一区二区三区高清版| 色婷婷综合久色| 欧美日本韩国一区二区三区视频| 欧美丰满一区二区免费视频| 欧美乱妇20p| 2020国产精品| 国产精品久久久久一区 | 欧洲av在线精品| 欧美男人的天堂一二区| 91麻豆精品国产91久久久更新时间| 在线综合+亚洲+欧美中文字幕| 欧美精品一区二| 亚洲欧美国产77777| 亚洲大片在线观看| 激情五月婷婷综合网| 北岛玲一区二区三区四区| 欧美综合天天夜夜久久| 日韩午夜av一区| 欧美国产国产综合| 亚洲一区国产视频| 国产精品一区二区久久不卡| 色综合天天综合在线视频| 成人综合婷婷国产精品久久免费| youjizz国产精品| 成人欧美一区二区三区白人| 亚洲午夜在线电影| 国内外成人在线视频| 日本黄色一区二区| 2020日本不卡一区二区视频| 亚洲欧美视频一区| 国模娜娜一区二区三区| 欧美在线一区二区三区| 国产欧美日本一区视频| 欧美国产日韩a欧美在线观看 | 国产美女精品在线| 欧美在线短视频| 欧美激情一区二区三区不卡| 丝袜美腿亚洲综合|