亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? m1024.rpt

?? 一個基于FPGA的串口程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                            d:\maxplus2\file\uart\m1024.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/23/2004 16:02:18

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


Untitled


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

m1024     EPF10K10LC84-3   1      1      0    0         0  %    12       2  %

User Pins:                 1      1      0  



Device-Specific Information:                   d:\maxplus2\file\uart\m1024.rpt
m1024

***** Logic for device 'm1024' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S  G     G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  N     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  I     I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  N  i  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  n  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
       9hz | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   d:\maxplus2\file\uart\m1024.rpt
m1024

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B5       5/ 8( 62%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
B8       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                         12/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.00/4    ( 75%)
Total fan-in:                                  36/2304    (  1%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     12
Total flipflops required:                       10
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   5   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     12/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   5   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     12/0  



Device-Specific Information:                   d:\maxplus2\file\uart\m1024.rpt
m1024

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  in


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   d:\maxplus2\file\uart\m1024.rpt
m1024

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  21      -     -    B    --     OUTPUT                0    1    0    0  9hz


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                   d:\maxplus2\file\uart\m1024.rpt
m1024

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    B    05       DFFE   +            0    0    0    4  fp0
   -      2     -    B    05       DFFE   +            0    1    0    3  fp1
   -      4     -    B    05       DFFE   +            0    2    0    2  fp2
   -      5     -    B    05       DFFE   +            0    3    0    1  fp3
   -      2     -    B    08       DFFE   +            0    1    0    3  fp4
   -      3     -    B    08       DFFE   +            0    2    0    2  fp5
   -      4     -    B    08       DFFE   +            0    3    0    1  fp6
   -      6     -    B    08       DFFE   +            0    1    0    2  fp7
   -      7     -    B    08       DFFE   +            0    2    0    1  fp8
   -      1     -    B    08       DFFE   +            0    3    1    0  fp9
   -      1     -    B    05       AND2                0    4    0    4  :53

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产婷婷综合在线精品| av亚洲精华国产精华| 成人国产精品免费观看视频| 欧洲一区二区av| 国产亚洲一二三区| 日韩精品乱码免费| 91蜜桃在线免费视频| 久久久精品国产免费观看同学| 同产精品九九九| 一本到一区二区三区| 久久理论电影网| 美女在线视频一区| 欧美日韩免费观看一区三区| 中文字幕一区二区三区在线播放 | 欧美丝袜自拍制服另类| 久久精品男人天堂av| 免费观看成人av| 91麻豆精品91久久久久同性| 亚洲人xxxx| av一区二区三区四区| 国产精品色在线观看| 国产不卡视频一区| 久久婷婷综合激情| 久久成人免费电影| 欧美成人乱码一区二区三区| 免费xxxx性欧美18vr| 91精品啪在线观看国产60岁| 日日骚欧美日韩| 4hu四虎永久在线影院成人| 一区二区三区资源| 欧美色精品天天在线观看视频| 国产精品国产自产拍高清av | 精品在线一区二区三区| 91麻豆精品国产无毒不卡在线观看| 亚洲免费色视频| 色婷婷久久久综合中文字幕| 日本一区二区三区在线不卡| 国产不卡在线视频| 久久女同互慰一区二区三区| 国产精品1024| 国产精品久久久久久久久搜平片 | 久草精品在线观看| 精品国产一区二区三区忘忧草 | 国产午夜亚洲精品不卡| 国产精品一区二区免费不卡| 国产精品欧美极品| 色999日韩国产欧美一区二区| 亚洲精品v日韩精品| 欧美美女视频在线观看| 日韩福利电影在线| 久久久久久久久蜜桃| 99久久精品免费精品国产| 一区二区三区四区激情 | 精品日韩一区二区三区免费视频| 免费观看成人av| 国产精品三级av在线播放| 91蝌蚪porny| 日本成人中文字幕在线视频| 久久精品亚洲乱码伦伦中文| 99久久精品费精品国产一区二区| 亚洲最新在线观看| 精品久久人人做人人爽| www.欧美日韩国产在线| 日韩精品亚洲一区二区三区免费| 久久久三级国产网站| 91福利视频在线| 国产在线精品一区二区三区不卡| 国产精品成人网| 日韩免费在线观看| 色综合久久综合中文综合网| 久色婷婷小香蕉久久| 亚洲精品视频一区二区| 亚洲精品一区二区三区在线观看 | 国产高清亚洲一区| 午夜精品视频一区| 国产精品素人视频| 欧美成人video| 色av综合在线| 成人av在线看| 精品一区二区三区免费| 亚洲一区二区精品视频| 国产精品久久久久久久久搜平片 | 欧美三级电影网| 国产成人在线看| 日韩avvvv在线播放| 亚洲视频在线观看三级| 久久久不卡网国产精品二区| 欧美日韩你懂得| 在线观看www91| 成人免费看的视频| 看电视剧不卡顿的网站| 午夜精品一区在线观看| 日韩理论片中文av| 国产欧美一区二区在线观看| 欧美高清你懂得| 99久久er热在这里只有精品66| 久久国产三级精品| 日韩电影免费在线观看网站| 18欧美乱大交hd1984| 国产欧美日韩综合精品一区二区| 日韩欧美国产一区二区在线播放| 欧美日韩黄色一区二区| 日本高清不卡aⅴ免费网站| 成人性生交大合| 国产成人免费视频精品含羞草妖精| 日韩高清不卡一区| 日韩av中文字幕一区二区三区| 一区二区三区 在线观看视频| 亚洲日本中文字幕区| 中文av一区特黄| 国产女人18毛片水真多成人如厕 | 日韩精品中文字幕在线不卡尤物| 欧美日韩国产高清一区二区 | 久久久久免费观看| 精品三级av在线| 2021国产精品久久精品| 久久一区二区视频| 国产精品丝袜91| 亚洲色图一区二区三区| 亚洲精品国产视频| 婷婷久久综合九色国产成人| 亚洲h动漫在线| 久久精品99国产精品| 国模少妇一区二区三区| 国产凹凸在线观看一区二区| 成人免费观看视频| 91首页免费视频| 欧美色爱综合网| 日韩一区二区免费在线电影| ww久久中文字幕| 国产精品福利一区二区三区| 一区二区三区中文字幕在线观看| 午夜在线电影亚洲一区| 国产专区综合网| av福利精品导航| 欧美亚洲日本一区| 日韩精品一区二区三区视频| 久久人人爽爽爽人久久久| 国产精品成人网| 午夜精品成人在线视频| 国产一区二区三区久久悠悠色av| 成人高清视频免费观看| 欧美日韩一区二区三区四区五区| 91精品国产91综合久久蜜臀| 国产亚洲精久久久久久| 亚洲精品国产品国语在线app| 日本中文字幕一区| jlzzjlzz亚洲女人18| 欧美一级欧美一级在线播放| 国产欧美一区二区在线| 五月婷婷久久丁香| 成人在线视频一区| 91精品久久久久久久99蜜桃| 日本一区免费视频| 日本成人在线网站| 99精品黄色片免费大全| 日韩欧美在线影院| 亚洲欧洲av在线| 久久av资源网| 欧美人体做爰大胆视频| 国产精品卡一卡二卡三| 久久精品国产77777蜜臀| 色噜噜狠狠色综合中国| 久久综合狠狠综合久久激情 | 中文字幕一区二区在线观看| 婷婷久久综合九色国产成人 | 亚洲美腿欧美偷拍| 国产综合色产在线精品| 欧美日本不卡视频| 亚洲婷婷综合久久一本伊一区 | 久久婷婷成人综合色| 亚洲bt欧美bt精品777| 91在线porny国产在线看| 欧美精品一区二区蜜臀亚洲| 天天影视网天天综合色在线播放| 大胆亚洲人体视频| 久久久久99精品国产片| 日本欧美肥老太交大片| 欧美午夜电影网| 亚洲精选视频免费看| 99精品视频在线观看| 国产欧美一区二区三区在线老狼| 日韩精品福利网| 欧美日韩电影在线播放| 亚洲亚洲人成综合网络| 91美女福利视频| 亚洲人妖av一区二区| www.视频一区| 亚洲欧洲成人精品av97| 成人av网在线| 成人免费一区二区三区在线观看| 国产盗摄女厕一区二区三区 | 日韩午夜av电影| 日韩精品一级中文字幕精品视频免费观看 | 色一情一伦一子一伦一区| 国产日韩欧美高清在线| 国产精品1区2区3区| 国产午夜精品一区二区三区四区| 国产酒店精品激情| 久久先锋影音av鲁色资源|