亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 8d.rpt

?? 一個基于FPGA的串口程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                               d:\maxplus2\file\uart\8d.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/23/2004 11:45:49

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


Untitled


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

8d        EPF10K10LC84-3   9      8      0    0         0  %    8        1  %

User Pins:                 9      8      0  



Device-Specific Information:                      d:\maxplus2\file\uart\8d.rpt
8d

***** Logic for device '8d' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  i  c  i  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  n  l  n  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  k  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | out0 
      ^nCE | 14                                                              72 | out1 
      #TDI | 15                                                              71 | RESERVED 
      out7 | 16                                                              70 | RESERVED 
       in7 | 17                                                              69 | out4 
      out2 | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
       in5 | 21                                                              65 | out5 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
      out3 | 25                                                              61 | out6 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
       in6 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  i  i  i  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  n  n  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  1  4  2  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      d:\maxplus2\file\uart\8d.rpt
8d

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            11/53     ( 20%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   1   0   0   0   0   0   0   0   0   1   0   0   0   0   1   0   0   1   0   0   0      5/0  
 B:      0   0   0   0   0   0   0   1   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0      2/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0      1/0  

Total:   0   0   1   0   1   0   0   1   0   0   0   0   0   2   0   0   0   0   2   0   0   1   0   0   0      8/0  



Device-Specific Information:                      d:\maxplus2\file\uart\8d.rpt
8d

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT                0    0    0    1  in0
  42      -     -    -    --      INPUT                0    0    0    1  in1
  44      -     -    -    --      INPUT                0    0    0    1  in2
  84      -     -    -    --      INPUT                0    0    0    1  in3
  43      -     -    -    --      INPUT                0    0    0    1  in4
  21      -     -    B    --      INPUT                0    0    0    1  in5
  29      -     -    C    --      INPUT                0    0    0    1  in6
  17      -     -    A    --      INPUT                0    0    0    1  in7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      d:\maxplus2\file\uart\8d.rpt
8d

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --     OUTPUT                0    1    0    0  out0
  72      -     -    A    --     OUTPUT                0    1    0    0  out1
  18      -     -    A    --     OUTPUT                0    1    0    0  out2
  25      -     -    B    --     OUTPUT                0    1    0    0  out3
  69      -     -    A    --     OUTPUT                0    1    0    0  out4
  65      -     -    B    --     OUTPUT                0    1    0    0  out5
  61      -     -    C    --     OUTPUT                0    1    0    0  out6
  16      -     -    A    --     OUTPUT                0    1    0    0  out7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      d:\maxplus2\file\uart\8d.rpt

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区日韩| 成人高清视频免费观看| 国产一区二区电影| 精品视频在线看| 国产精品乱码一区二区三区软件| 亚洲一区二区三区影院| 不卡一区二区三区四区| 精品久久久久一区| 美腿丝袜亚洲一区| 久久久久久久网| 午夜精品成人在线视频| 99久久国产综合精品麻豆| 日韩一区二区三区三四区视频在线观看| 亚洲欧美自拍偷拍色图| 国产一区欧美一区| 欧美va亚洲va香蕉在线| 日本91福利区| 91麻豆精品国产自产在线观看一区| ㊣最新国产の精品bt伙计久久| 国产精品自拍在线| 久久久久久久久久看片| 天天av天天翘天天综合网色鬼国产| 99久久国产综合色|国产精品| 国产欧美一区视频| 国产成人免费在线视频| 久久久五月婷婷| 狠狠色丁香婷综合久久| 欧美一区三区四区| 青青草91视频| 日韩女优电影在线观看| 久久99最新地址| 久久婷婷综合激情| 成人小视频免费在线观看| 欧美国产精品一区二区三区| 国产精品99久久久久| 欧美国产日韩亚洲一区| www.视频一区| 一区二区在线电影| 欧美在线影院一区二区| 性感美女久久精品| 正在播放亚洲一区| 久久国产免费看| 久久精品亚洲精品国产欧美kt∨| 久久66热re国产| 国产欧美一区二区三区鸳鸯浴| 国产精品18久久久| **性色生活片久久毛片| 欧美三电影在线| 久久99久久99小草精品免视看| 欧美精品一区二区久久久| 国产成人无遮挡在线视频| 国产精品不卡在线| 欧美日韩你懂的| 精品一区二区精品| 亚洲欧洲在线观看av| 欧美三日本三级三级在线播放| 午夜精品福利在线| 久久网这里都是精品| 色哟哟一区二区在线观看| 一区二区视频在线| 2024国产精品| 色综合久久久久久久| 日韩av中文在线观看| 99国产精品久久久久久久久久久 | 91丨porny丨中文| 亚洲一区影音先锋| 精品国产一区二区三区四区四 | 国产不卡免费视频| 亚洲乱码日产精品bd| 日韩欧美国产电影| 一本久道久久综合中文字幕| 日韩av不卡在线观看| 国产精品理伦片| 欧美一区二区日韩一区二区| 不卡的av电影| 国产在线一区二区| 五月天激情综合| 亚洲欧美怡红院| 久久久久国产免费免费| 欧美日韩国产一二三| 99国内精品久久| 国产又粗又猛又爽又黄91精品| 亚洲精品精品亚洲| 欧美国产乱子伦| 欧美电影精品一区二区| 欧美亚洲愉拍一区二区| 成人自拍视频在线| 九九**精品视频免费播放| 亚洲成av人片在www色猫咪| 一区在线播放视频| 国产丝袜美腿一区二区三区| 日韩一级大片在线观看| 色吧成人激情小说| www.成人在线| 国产**成人网毛片九色| 美女免费视频一区二区| 午夜天堂影视香蕉久久| 最新欧美精品一区二区三区| 久久精品一区二区三区不卡 | 欧美日韩精品欧美日韩精品一综合| 国产剧情在线观看一区二区| 青青草成人在线观看| 亚洲一区二区三区四区不卡| 最新日韩av在线| 亚洲欧洲av一区二区三区久久| 精品粉嫩aⅴ一区二区三区四区| 91精品国产91综合久久蜜臀| 欧美日韩精品系列| 精品视频一区 二区 三区| 欧美中文字幕一二三区视频| 91视频91自| 一本久道中文字幕精品亚洲嫩| heyzo一本久久综合| 99天天综合性| 色综合网色综合| 色婷婷综合五月| 91久久精品国产91性色tv | 欧美xingq一区二区| 日韩一区二区三区视频在线 | 在线这里只有精品| 欧美日韩国产精品自在自线| 欧美日韩一级黄| 91精品在线免费| 26uuu另类欧美| 久久久久9999亚洲精品| 国产精品国产三级国产专播品爱网| 国产欧美日韩精品在线| 成人欧美一区二区三区白人 | 亚洲三级视频在线观看| 亚洲欧美另类小说| 亚洲mv在线观看| 韩国午夜理伦三级不卡影院| 国产白丝精品91爽爽久久| 99久久精品免费看国产免费软件| 日本乱人伦一区| 91麻豆精品91久久久久久清纯| 欧美一区二区三区人| 26uuu精品一区二区在线观看| 国产视频一区不卡| 亚洲精品国产视频| 美女视频免费一区| 91一区一区三区| 欧美一区二区三区日韩| 欧美国产激情一区二区三区蜜月| 亚洲美女淫视频| 极品少妇xxxx精品少妇偷拍| 不卡欧美aaaaa| 3d动漫精品啪啪1区2区免费 | 欧美三级韩国三级日本三斤| 日韩欧美色电影| 亚洲丝袜精品丝袜在线| 久久av老司机精品网站导航| 91蜜桃免费观看视频| 欧美一级艳片视频免费观看| 国产精品乱人伦中文| 日韩av电影免费观看高清完整版| 国产成人精品1024| 欧美高清视频不卡网| 国产精品午夜电影| 麻豆国产一区二区| 欧美性色黄大片手机版| 亚洲国产精品黑人久久久| 亚洲在线视频网站| 成人黄动漫网站免费app| 欧美大胆一级视频| 亚洲线精品一区二区三区八戒| 国产一区二区福利视频| 欧美理论片在线| 亚洲精品中文在线| 不卡视频在线看| 久久久五月婷婷| 老司机精品视频在线| 欧美三区免费完整视频在线观看| 中文字幕乱码日本亚洲一区二区| 久久精品国产99| 欧美高清www午色夜在线视频| 亚洲天堂网中文字| 成人高清在线视频| 日本一区二区三区四区| 精品一区二区三区日韩| 91麻豆精品国产91久久久久久久久| 国产精品久久久久久久第一福利| 久久国产三级精品| 欧美电影免费提供在线观看| 日本伊人色综合网| 欧美一区二区网站| 日韩国产在线一| 欧美日韩中文另类| 亚洲国产婷婷综合在线精品| 色菇凉天天综合网| 亚洲自拍偷拍av| 欧美亚洲动漫精品| 亚洲成人免费在线观看| 欧美中文字幕一区二区三区| 亚洲自拍另类综合| 欧美日韩午夜在线| 日本亚洲欧美天堂免费| 欧美成人三级在线| 国产在线不卡一区| 国产精品久久久久三级|