亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? sine_32.rpt

?? 用cpld開發(fā)的激光控制器的源碼
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                         d:\laserinterface\cpld\sine_32.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 05/19/2006 15:27:04

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SINE_32


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

sine_32   EPM7032SLC44-5   3        9        0      21      18          65 %

User Pins:                 3        9        0  



Project Information                         d:\laserinterface\cpld\sine_32.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                         d:\laserinterface\cpld\sine_32.rpt

** FILE HIERARCHY **



|lpm_add_sub:107|
|lpm_add_sub:107|addcore:adder|
|lpm_add_sub:107|addcore:adder|addcore:adder0|
|lpm_add_sub:107|altshift:result_ext_latency_ffs|
|lpm_add_sub:107|altshift:carry_ext_latency_ffs|
|lpm_add_sub:107|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

***** Logic for device 'sine_32' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                                
               R                             R  
               E                             E  
               S                             S  
               E                             E  
               R                             R  
               V  r  s  V  G  G  G  c  G  q  V  
               E  s  e  C  N  N  N  l  N  _  E  
               D  t  l  C  D  D  D  k  D  3  D  
             -----------------------------------_ 
           /   6  5  4  3  2  1 44 43 42 41 40   | 
     #TDI |  7                                39 | data_out5 
data_out4 |  8                                38 | #TDO 
data_out3 |  9                                37 | data_out7 
      GND | 10                                36 | RESERVED 
 RESERVED | 11                                35 | VCC 
 RESERVED | 12         EPM7032SLC44-5         34 | data_out2 
     #TMS | 13                                33 | data_out6 
 RESERVED | 14                                32 | #TCK 
      VCC | 15                                31 | RESERVED 
 RESERVED | 16                                30 | GND 
 RESERVED | 17                                29 | RESERVED 
          |_  18 19 20 21 22 23 24 25 26 27 28  _| 
            ------------------------------------ 
               R  R  R  R  G  V  R  R  d  d  R  
               E  E  E  E  N  C  E  E  a  a  E  
               S  S  S  S  D  C  S  S  t  t  S  
               E  E  E  E        E  E  a  a  E  
               R  R  R  R        R  R  _  _  R  
               V  V  V  V        V  V  o  o  V  
               E  E  E  E        E  E  u  u  E  
               D  D  D  D        D  D  t  t  D  
                                       0  1     


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     5/16( 31%)   6/16( 37%)   8/16( 50%)   9/36( 25%) 
B:    LC17 - LC32    16/16(100%)   9/16( 56%)  15/16( 93%)  13/36( 36%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            15/32     ( 46%)
Total logic cells used:                         21/32     ( 65%)
Total shareable expanders used:                 18/32     ( 56%)
Total Turbo logic cells used:                   21/32     ( 65%)
Total shareable expanders not available (n/a):   5/32     ( 15%)
Average fan-in:                                  5.85
Total fan-in:                                   123

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      9
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     21
Total flipflops required:                        5
Total product terms required:                   83
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          16

Synthesized logic cells:                         6/  32   ( 18%)



Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   5    (2)  (A)      INPUT               0      0   0    0    0    1    4  rst
   4    (1)  (A)      INPUT               0      0   0    0    0    7    6  sel


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  26     30    B     OUTPUT      t        0      0   0    0    4    0    0  data_out0
  27     29    B     OUTPUT      t        1      0   1    1    5    0    0  data_out1
  34     23    B     OUTPUT      t        4      4   0    1    7    0    0  data_out2
   9      6    A     OUTPUT      t        6      4   0    1    6    0    0  data_out3
   8      5    A     OUTPUT      t        5      3   0    1    6    0    0  data_out4
  39     19    B     OUTPUT      t        7      3   0    1    5    0    0  data_out5
  33     24    B     OUTPUT      t        5      5   0    1    6    0    0  data_out6
  37     21    B     OUTPUT      t        0      0   0    1    5    0    0  data_out7
  41     17    B         FF   +  t        0      0   0    1    6    9    8  q_3 (:14)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (36)    22    B       SOFT      t        0      0   0    0    4    1    0  |LPM_ADD_SUB:107|addcore:adder|addcore:adder0|result_node3
 (38)    20    B       SOFT      t        0      0   0    0    5    0    1  |LPM_ADD_SUB:107|addcore:adder|addcore:adder0|result_node4
 (40)    18    B       DFFE   +  t        0      0   0    1    6    8    8  cnt4 (:13)
  (6)     3    A       TFFE   +  t        0      0   0    1    2    8    9  cnt2 (:15)
  (4)     1    A       TFFE   +  t        0      0   0    1    1    9   10  cnt1 (:16)
  (5)     2    A       TFFE   +  t        0      0   0    1    0    9   11  cnt0 (:17)
 (24)    32    B       SOFT    s t        1      0   1    1    5    1    0  ~3988~1
 (25)    31    B       SOFT    s t        1      0   1    1    5    1    0  ~4000~1
 (32)    25    B       SOFT    s t        1      0   1    1    5    1    0  ~4006~1
 (31)    26    B       SOFT    s t        1      0   1    1    5    1    0  ~4012~1
 (29)    27    B       SOFT    s t        0      0   0    1    5    1    0  ~4012~2
 (28)    28    B       SOFT    s t        0      0   0    1    4    1    0  ~4018~1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                   Logic cells placed in LAB 'A'
        +--------- LC6 data_out3
        | +------- LC5 data_out4
        | | +----- LC3 cnt2
        | | | +--- LC1 cnt1
        | | | | +- LC2 cnt0
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'A'
LC      | | | | | | A B |     Logic cells that feed LAB 'A':
LC3  -> * * * - - | * * | <-- cnt2
LC1  -> * * * * - | * * | <-- cnt1
LC2  -> * * * * * | * * | <-- cnt0

Pin
43   -> - - - - - | - - | <-- clk
5    -> - - * * * | * * | <-- rst
4    -> * * - - - | * * | <-- sel
LC17 -> * * - - - | * * | <-- q_3
LC18 -> * * - - - | * * | <-- cnt4
LC31 -> - * - - - | * - | <-- ~4000~1
LC25 -> * - - - - | * - | <-- ~4006~1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                d:\laserinterface\cpld\sine_32.rpt
sine_32

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                         Logic cells placed in LAB 'B'
        +------------------------------- LC30 data_out0
        | +----------------------------- LC29 data_out1
        | | +--------------------------- LC23 data_out2
        | | | +------------------------- LC19 data_out5
        | | | | +----------------------- LC24 data_out6
        | | | | | +--------------------- LC21 data_out7
        | | | | | | +------------------- LC22 |LPM_ADD_SUB:107|addcore:adder|addcore:adder0|result_node3

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品欧美一区二区三区| 色婷婷国产精品| 2020国产精品| 国产成人亚洲精品狼色在线| 精品人伦一区二区色婷婷| 激情都市一区二区| 中文字幕av一区 二区| 97精品久久久午夜一区二区三区 | 中文字幕第一区| 99综合电影在线视频| 亚洲欧美另类综合偷拍| 欧美在线啊v一区| 蜜桃久久久久久久| 国产色婷婷亚洲99精品小说| 色综合天天视频在线观看| 三级影片在线观看欧美日韩一区二区 | 99精品视频在线免费观看| 亚洲一区二区三区美女| 日韩精品一区二区三区视频在线观看| 久久精品国内一区二区三区| 国产欧美日韩另类视频免费观看| 91碰在线视频| 毛片基地黄久久久久久天堂| 久久蜜臀中文字幕| 欧美午夜精品免费| 国产一区二区三区四区五区美女| 国产精品久久久久aaaa樱花| 欧美日韩色综合| 丰满少妇在线播放bd日韩电影| 亚洲国产视频网站| 日本一区二区成人| 欧美精品粉嫩高潮一区二区| 成人精品国产免费网站| 日韩综合小视频| 亚洲v精品v日韩v欧美v专区| 欧美国产1区2区| 91精品午夜视频| 日本韩国精品一区二区在线观看| 国产在线不卡一卡二卡三卡四卡| 亚洲一二三专区| 国产精品少妇自拍| 日韩一区二区精品在线观看| 日本电影亚洲天堂一区| 丁香网亚洲国际| 久久国产成人午夜av影院| 亚洲国产精品嫩草影院| 国产亚洲成av人在线观看导航 | 国产在线麻豆精品观看| 亚洲电影欧美电影有声小说| 国产精品欧美久久久久无广告| 日韩西西人体444www| 欧洲在线/亚洲| 色综合天天性综合| 成人h精品动漫一区二区三区| 极品尤物av久久免费看| 日韩精品亚洲专区| 亚洲资源中文字幕| 一区二区三区欧美久久| 国产精品久久久久三级| 久久夜色精品国产噜噜av | 久久久精品国产免大香伊| 欧美精品777| 在线免费不卡电影| 在线观看日韩电影| 久久女同精品一区二区| 精品精品欲导航| 欧美一区二区福利在线| 欧美高清视频在线高清观看mv色露露十八| 色综合婷婷久久| 一本一本久久a久久精品综合麻豆| 国产91精品在线观看| 懂色av一区二区在线播放| 国产成人精品一区二| 国产成a人亚洲精| 高清不卡一区二区在线| 国产 日韩 欧美大片| 丁香天五香天堂综合| 成人免费视频国产在线观看| 国产.欧美.日韩| 91蝌蚪porny成人天涯| 一本到高清视频免费精品| 日本久久电影网| 欧美日本在线播放| 777色狠狠一区二区三区| 91精品国产综合久久久久久漫画| 欧美日韩精品一区视频| 欧美一卡二卡在线观看| 精品国精品国产尤物美女| 久久亚洲精精品中文字幕早川悠里| 久久伊人蜜桃av一区二区| 国产欧美日韩精品在线| 亚洲激情网站免费观看| 亚洲高清免费视频| 免费成人在线网站| 国产91精品精华液一区二区三区| 99久久精品国产一区| 欧美日韩免费在线视频| 91精品国产欧美一区二区18| 久久久久久一二三区| 日韩理论片在线| 午夜不卡av免费| 国产大陆精品国产| 一本一道久久a久久精品综合蜜臀 一本一道综合狠狠老 | 日韩欧美综合一区| 久久久久国产精品厨房| 亚洲精品一二三| 另类成人小视频在线| 成人黄色在线网站| 欧美日韩国产一级片| 久久亚洲免费视频| 亚洲一二三四区不卡| 国产麻豆91精品| 欧美性xxxxx极品少妇| 精品国产伦一区二区三区观看方式 | 欧美亚洲国产一区在线观看网站| 欧美一区二区三区免费大片| 国产欧美va欧美不卡在线| 亚洲国产精品一区二区久久恐怖片 | 91精品国产综合久久精品app| 精品剧情在线观看| 亚洲男人天堂av网| 狠狠色丁香婷综合久久| 91豆麻精品91久久久久久| 2024国产精品| 图片区小说区国产精品视频| 不卡视频一二三| 精品福利一区二区三区免费视频| 亚洲男同1069视频| 国产v综合v亚洲欧| 日韩精品综合一本久道在线视频| 亚洲色图丝袜美腿| 久久av老司机精品网站导航| 欧美三级韩国三级日本一级| 国产精品乱码人人做人人爱| 国内精品嫩模私拍在线| 欧美色电影在线| 亚洲欧美日韩在线不卡| 国产福利不卡视频| 日韩精品一区二区三区在线| 亚洲国产美女搞黄色| 成人av网站在线| 久久女同性恋中文字幕| 蓝色福利精品导航| 欧美三级中文字| 一区二区在线观看免费 | 亚洲高清久久久| 99久久久久久| 国产精品久久久久久久裸模| 精品一区二区三区的国产在线播放| 欧美日韩综合色| 亚洲自拍偷拍网站| 色婷婷久久综合| 亚洲日本在线观看| eeuss影院一区二区三区| 久久九九99视频| 国产精品影音先锋| 2020国产成人综合网| 日本不卡在线视频| 欧美精品在线观看一区二区| 亚洲国产成人av网| 欧美性大战久久久久久久| 一区二区三区高清在线| 欧亚一区二区三区| 亚洲最大成人综合| 欧美性受xxxx| 日韩国产精品大片| 91精品国产综合久久精品图片 | 亚洲成在人线在线播放| 欧美性三三影院| 日韩精品1区2区3区| 欧美一区二区三区播放老司机| 日本少妇一区二区| 精品欧美久久久| 国产在线一区二区| 国产三级一区二区| av一区二区久久| 亚洲一区二区三区在线看| 欧美色精品天天在线观看视频| 视频一区国产视频| 337p粉嫩大胆色噜噜噜噜亚洲| 国产99精品国产| 一区二区免费看| 制服.丝袜.亚洲.另类.中文| 麻豆91小视频| 中文字幕不卡三区| 在线看国产一区二区| 秋霞成人午夜伦在线观看| 久久久激情视频| 91久久免费观看| 秋霞午夜鲁丝一区二区老狼| 国产日韩欧美精品电影三级在线 | 免费在线观看成人| 国产调教视频一区| 欧美伊人精品成人久久综合97 | 一本到三区不卡视频| 三级精品在线观看| 久久久久高清精品| 欧美天天综合网| 国产一区二区三区在线观看精品| 一区在线中文字幕|