亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt1000.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                            f:\study\vhdl\clock\cnt1000.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/08/2003 16:33:25

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT1000


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt1000   EPF10K10LC84-4   3      10     0    0         0  %    95       16 %

User Pins:                 3      10     0  



Project Information                            f:\study\vhdl\clock\cnt1000.rpt

** FILE HIERARCHY **



|lpm_add_sub:226|
|lpm_add_sub:226|addcore:adder|
|lpm_add_sub:226|altshift:result_ext_latency_ffs|
|lpm_add_sub:226|altshift:carry_ext_latency_ffs|
|lpm_add_sub:226|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                   f:\study\vhdl\clock\cnt1000.rpt
cnt1000

***** Logic for device 'cnt1000' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | q7 
    VCCINT | 20                                                              66 | q3 
        q5 | 21                                                              65 | q0 
        q1 | 22                        EPF10K10LC84-4                        64 | q8 
        q4 | 23                                                              63 | VCCINT 
        q2 | 24                                                              62 | RESERVED 
        q6 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  c  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  a  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  r  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  r  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  y  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  1  V  V  V  V  
                   I  E  E  E  E  E                       E  E     E  E  E  E  
                   G  D  D  D  D  D                       D  D     D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   f:\study\vhdl\clock\cnt1000.rpt
cnt1000

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B5       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B8       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B9       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B10      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       3/22( 13%)   
B11      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      19/22( 86%)   
B12      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B15      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
B17      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       9/22( 40%)   
B18      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       8/22( 36%)   
B19      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
B22      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                         95/576    ( 16%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.58/4    ( 89%)
Total fan-in:                                 341/2304    ( 14%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     95
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   8   0   8   0   0   8   8   8   8   8   0   0   0   8   0   8   8   7   0   0   8   0   0     95/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   8   0   8   0   0   8   8   8   8   8   0   0   0   8   0   8   8   7   0   0   8   0   0     95/0  



Device-Specific Information:                   f:\study\vhdl\clock\cnt1000.rpt
cnt1000

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   36  en
   2      -     -    -    --      INPUT                0    0    0   34  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   f:\study\vhdl\clock\cnt1000.rpt
cnt1000

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  49      -     -    -    16     OUTPUT                0    1    0    0  carry1
  65      -     -    B    --     OUTPUT                0    1    0    0  q0
  22      -     -    B    --     OUTPUT                0    1    0    0  q1
  24      -     -    B    --     OUTPUT                0    1    0    0  q2
  66      -     -    B    --     OUTPUT                0    1    0    0  q3
  23      -     -    B    --     OUTPUT                0    1    0    0  q4
  21      -     -    B    --     OUTPUT                0    1    0    0  q5
  25      -     -    B    --     OUTPUT                0    1    0    0  q6
  67      -     -    B    --     OUTPUT                0    1    0    0  q7
  64      -     -    B    --     OUTPUT                0    1    0    0  q8


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                   f:\study\vhdl\clock\cnt1000.rpt
cnt1000

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    B    10       AND2                0    3    0    4  |LPM_ADD_SUB:226|addcore:adder|:171
   -      2     -    B    05       AND2                0    3    0    3  |LPM_ADD_SUB:226|addcore:adder|:179
   -      6     -    B    05       AND2                0    3    0    4  |LPM_ADD_SUB:226|addcore:adder|:187
   -      2     -    B    03       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:191
   -      3     -    B    03       AND2                0    4    0    4  |LPM_ADD_SUB:226|addcore:adder|:199
   -      3     -    B    09       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:203
   -      8     -    B    09       AND2                0    4    0    3  |LPM_ADD_SUB:226|addcore:adder|:211
   -      4     -    B    22       AND2                0    3    0    3  |LPM_ADD_SUB:226|addcore:adder|:219
   -      1     -    B    22       AND2                0    3    0    4  |LPM_ADD_SUB:226|addcore:adder|:227
   -      2     -    B    19       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:231
   -      8     -    B    17       AND2                0    4    0    4  |LPM_ADD_SUB:226|addcore:adder|:239
   -      6     -    B    18       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:243
   -      2     -    B    18       AND2                0    4    0    4  |LPM_ADD_SUB:226|addcore:adder|:251
   -      5     -    B    12       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:255
   -      2     -    B    12       AND2                0    4    0    2  |LPM_ADD_SUB:226|addcore:adder|:263
   -      3     -    B    08       AND2                0    2    0    3  |LPM_ADD_SUB:226|addcore:adder|:267
   -      1     -    B    08       AND2                0    3    0    3  |LPM_ADD_SUB:226|addcore:adder|:275
   -      6     -    B    11       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:279
   -      7     -    B    15       AND2    s           2    2    0    1  reset~1
   -      8     -    B    15       DFFE   +            2    1    0    1  ca (:14)
   -      8     -    B    11       DFFE   +            2    1    0    2  q100031 (:24)
   -      1     -    B    15       DFFE   +            2    1    0    3  q100030 (:25)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区在线视频观看| 99久久精品免费精品国产| 成人午夜在线播放| 欧美一区二区三区视频在线| 日本一区二区免费在线观看视频| 亚洲精品一二三四区| 国产一区二区久久| 88在线观看91蜜桃国自产| 国产精品久久久久久久第一福利 | 成人夜色视频网站在线观看| 欧美日韩国产a| 亚洲精品第一国产综合野| 国产成人免费av在线| 欧美一二三四在线| 五月激情综合网| 在线欧美日韩精品| 亚洲激情成人在线| 91在线视频观看| 日韩一区欧美一区| 成人网在线播放| 欧美高清在线一区| 国产一区二区福利视频| 精品国产成人系列| 久久狠狠亚洲综合| 精品国产一区二区三区忘忧草| 日日夜夜免费精品视频| 欧美精选一区二区| 亚洲福利一区二区| 欧美久久一二区| 日韩在线一区二区| 日韩精品一区二| 精品影视av免费| 久久久久久久久97黄色工厂| 国产在线播放一区二区三区| 久久毛片高清国产| 免费在线观看精品| 久久久久国产免费免费| 成人黄动漫网站免费app| 中文字幕av一区二区三区高| gogo大胆日本视频一区| 亚洲欧美日韩国产一区二区三区| 91网址在线看| 午夜精品久久久久久久蜜桃app| 欧美日韩日本视频| 蜜桃传媒麻豆第一区在线观看| 日韩精品一区二区三区老鸭窝 | 久久久午夜电影| 东方aⅴ免费观看久久av| 国产精品热久久久久夜色精品三区| 成人激情免费视频| 亚洲永久精品国产| 欧美一级二级三级蜜桃| 国产精品一区二区在线观看网站| 国产精品美女久久久久久2018| 91蝌蚪porny九色| 视频一区二区不卡| 国产日本欧美一区二区| 日本高清不卡一区| 看片网站欧美日韩| 最新国产成人在线观看| 欧美乱妇20p| 国产美女视频91| 亚洲黄色性网站| 欧美v日韩v国产v| 成人高清免费观看| 日韩av网站免费在线| 国产精品丝袜久久久久久app| 色综合天天性综合| 久草在线在线精品观看| 中文字幕日韩一区| 日韩精品一区二区三区在线观看| www.欧美日韩| 麻豆精品视频在线观看免费| 亚洲欧美影音先锋| 精品欧美一区二区在线观看| 99精品视频在线播放观看| 蜜臀av性久久久久蜜臀aⅴ四虎| 中文字幕av在线一区二区三区| 在线不卡的av| 色天天综合久久久久综合片| 国产精品99久久久久久久女警 | 免费的国产精品| 亚洲靠逼com| 国产精品污污网站在线观看 | 在线观看av不卡| 粉嫩aⅴ一区二区三区四区五区| 午夜精品爽啪视频| 亚洲色欲色欲www在线观看| 欧美videossexotv100| 在线看一区二区| 99国产精品久久久久久久久久| 精品一区中文字幕| 日本欧美韩国一区三区| 亚洲精品国产无天堂网2021| 久久日一线二线三线suv| 91精品黄色片免费大全| 欧美影视一区在线| 99国产精品99久久久久久| 国产乱码精品一区二区三区忘忧草| 石原莉奈在线亚洲二区| 夜夜爽夜夜爽精品视频| 亚洲免费观看高清| 亚洲欧洲日韩女同| 亚洲欧美自拍偷拍色图| 国产视频一区在线播放| 精品电影一区二区三区| 日韩女优av电影| 日韩欧美激情一区| 日韩一级二级三级| 欧美哺乳videos| 欧美www视频| 久久久国产精华| 中文成人av在线| 国产精品区一区二区三区| 国产日韩欧美不卡在线| 国产欧美日韩精品a在线观看| 国产欧美综合在线观看第十页| 久久久亚洲欧洲日产国码αv| 国产视频一区二区在线| 国产精品国产a级| 亚洲柠檬福利资源导航| 一区二区三区视频在线看| 亚洲成av人片一区二区三区| 亚洲成av人影院| 蜜桃av一区二区| 国产精品中文字幕日韩精品| 国产精品亚洲午夜一区二区三区 | 国产精品888| 91在线视频播放| 欧美日韩国产美| 精品国产网站在线观看| 欧美国产成人在线| 亚洲视频网在线直播| 亚洲高清视频在线| 看电视剧不卡顿的网站| 高清久久久久久| 精品视频一区三区九区| 精品少妇一区二区| 中文字幕日韩精品一区| 亚洲成人黄色小说| 精品午夜一区二区三区在线观看| 国产成人精品影视| 91国产福利在线| 精品播放一区二区| 亚洲三级电影网站| 久久99国内精品| 日本精品一区二区三区高清| 欧美一级二级三级蜜桃| 中文字幕欧美区| 天堂午夜影视日韩欧美一区二区| 国产一区二区免费看| 欧美自拍偷拍一区| 久久久国产精品麻豆| 天堂蜜桃91精品| 成人avav在线| 91精品国产高清一区二区三区 | 色综合久久中文字幕综合网| 欧美久久免费观看| 国产精品少妇自拍| 蜜臀91精品一区二区三区| 99免费精品视频| 日韩欧美不卡在线观看视频| 国产精品久久久久久妇女6080| 日韩影视精彩在线| 色婷婷综合久久久中文一区二区 | 精品一区二区三区免费观看| 91在线视频免费91| 欧美国产欧美综合| 国产在线视视频有精品| 欧美在线啊v一区| 国产精品久久国产精麻豆99网站| 久久99热这里只有精品| 欧美在线免费播放| 国产精品不卡在线| 国产福利一区二区三区在线视频| 日韩一级免费一区| 视频精品一区二区| 欧美日韩一区在线观看| 亚洲乱码中文字幕| av一区二区不卡| 欧美v亚洲v综合ⅴ国产v| 午夜精品一区在线观看| 欧美亚洲综合另类| 亚洲日本在线a| 91女人视频在线观看| 日本一区二区不卡视频| 精品一区二区三区在线播放视频 | 久久99久久久久久久久久久| 欧美日韩在线播放| 亚洲国产视频一区| 在线观看网站黄不卡| 亚洲欧美激情插| 在线观看国产一区二区| 亚洲一区二区视频在线观看| 一本大道综合伊人精品热热| 国产精品欧美经典| www.成人网.com| 有坂深雪av一区二区精品| 在线中文字幕一区| 亚洲不卡一区二区三区|