亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt4.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                               f:\study\vhdl\clock\cnt4.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/08/2003 16:36:24

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT4


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt4      EPF10K10LC84-3   3      3      0    0         0  %    94       16 %

User Pins:                 3      3      0  



Project Information                               f:\study\vhdl\clock\cnt4.rpt

** FILE HIERARCHY **



|lpm_add_sub:192|
|lpm_add_sub:192|addcore:adder|
|lpm_add_sub:192|altshift:result_ext_latency_ffs|
|lpm_add_sub:192|altshift:carry_ext_latency_ffs|
|lpm_add_sub:192|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\cnt4.rpt
cnt4

***** Logic for device 'cnt4' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | carry1 
    VCCINT | 20                                                              66 | q1 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | q0 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\cnt4.rpt
cnt4

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2      10/22( 45%)   
B9       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B12      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       7/22( 31%)   
B13      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      19/22( 86%)   
B14      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B16      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B17      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B18      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
B20      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B21      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B22      7/ 8( 87%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       6/22( 27%)   
B23      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                         94/576    ( 16%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.60/4    ( 90%)
Total fan-in:                                 339/2304    ( 14%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     94
Total flipflops required:                       34
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        10/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      8   0   0   0   0   0   0   0   8   0   0   8   0   8   8   0   7   8   8   0   8   8   7   8   0     94/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   0   0   0   0   0   0   0   8   0   0   8   0   8   8   0   7   8   8   0   8   8   7   8   0     94/0  



Device-Specific Information:                      f:\study\vhdl\clock\cnt4.rpt
cnt4

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   37  en
   2      -     -    -    --      INPUT                0    0    0   33  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\cnt4.rpt
cnt4

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  67      -     -    B    --     OUTPUT                0    1    0    0  carry1
  64      -     -    B    --     OUTPUT                0    1    0    0  q0
  66      -     -    B    --     OUTPUT                0    1    0    0  q1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      f:\study\vhdl\clock\cnt4.rpt
cnt4

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      5     -    B    18       AND2                0    2    0    3  |LPM_ADD_SUB:192|addcore:adder|:167
   -      8     -    B    18       AND2                0    3    0    4  |LPM_ADD_SUB:192|addcore:adder|:175
   -      4     -    B    14       AND2                0    2    0    1  |LPM_ADD_SUB:192|addcore:adder|:179
   -      8     -    B    14       AND2                0    4    0    2  |LPM_ADD_SUB:192|addcore:adder|:187
   -      4     -    B    20       AND2                0    2    0    3  |LPM_ADD_SUB:192|addcore:adder|:191
   -      1     -    B    20       AND2                0    3    0    4  |LPM_ADD_SUB:192|addcore:adder|:199
   -      6     -    B    17       AND2                0    2    0    1  |LPM_ADD_SUB:192|addcore:adder|:203
   -      2     -    B    17       AND2                0    4    0    4  |LPM_ADD_SUB:192|addcore:adder|:211
   -      7     -    B    21       AND2                0    2    0    1  |LPM_ADD_SUB:192|addcore:adder|:215
   -      8     -    B    21       AND2                0    4    0    4  |LPM_ADD_SUB:192|addcore:adder|:223
   -      3     -    B    22       AND2                0    3    0    1  |LPM_ADD_SUB:192|addcore:adder|:231
   -      4     -    B    22       AND2                0    4    0    3  |LPM_ADD_SUB:192|addcore:adder|:235
   -      5     -    B    23       AND2                0    3    0    3  |LPM_ADD_SUB:192|addcore:adder|:243
   -      5     -    B    12       AND2                0    3    0    3  |LPM_ADD_SUB:192|addcore:adder|:251
   -      4     -    B    12       AND2                0    3    0    3  |LPM_ADD_SUB:192|addcore:adder|:259
   -      4     -    B    09       AND2                0    3    0    3  |LPM_ADD_SUB:192|addcore:adder|:267
   -      6     -    B    09       AND2                0    3    0    3  |LPM_ADD_SUB:192|addcore:adder|:275
   -      6     -    B    13       AND2                0    2    0    1  |LPM_ADD_SUB:192|addcore:adder|:279
   -      1     -    B    16       DFFE   +            1    1    1    0  :4

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一本久久a久久精品亚洲| 国产一区二区三区日韩| 中文一区二区完整视频在线观看| 日韩精品中午字幕| 久久综合九色综合欧美就去吻 | 国内外成人在线| 极品少妇一区二区三区精品视频 | 91国产丝袜在线播放| 91麻豆精东视频| 在线观看免费视频综合| 欧美美女喷水视频| 日韩一区二区三区电影| 久久人人爽人人爽| 亚洲欧洲国产日本综合| 亚洲国产欧美另类丝袜| 美女国产一区二区| 福利91精品一区二区三区| 日本乱码高清不卡字幕| 日韩一区二区免费视频| 国产人久久人人人人爽| 一区二区三区美女视频| 日韩电影在线观看电影| 国产一区二区精品久久| 一本久久a久久精品亚洲| 日韩欧美亚洲国产另类| 中日韩免费视频中文字幕| 一区二区欧美国产| 精品一二三四在线| 色婷婷精品久久二区二区蜜臂av| 欧美乱妇20p| 中文字幕国产一区| 亚洲va欧美va天堂v国产综合| 久久99国内精品| 色悠悠亚洲一区二区| 26uuu另类欧美| 亚洲一区二区美女| 处破女av一区二区| 日韩欧美国产一二三区| 亚洲靠逼com| 国产精品69毛片高清亚洲| 91国产精品成人| 国产精品女人毛片| 美国三级日本三级久久99| 91在线观看免费视频| 欧美精品一区二区三区蜜桃| 一区二区三区四区亚洲| 丁香另类激情小说| 欧美不卡一区二区| 午夜精品久久久久久久99樱桃| 国产91精品入口| xnxx国产精品| 蜜桃视频在线一区| 欧美日韩不卡一区二区| 亚洲人成影院在线观看| 岛国av在线一区| 久久久久久久久99精品| 久久国产剧场电影| 欧美一级黄色大片| 亚洲国产va精品久久久不卡综合| 99久久久免费精品国产一区二区| 久久亚洲综合色| 日本不卡一区二区三区高清视频| 91丨porny丨最新| 亚洲少妇最新在线视频| 不卡的av电影| 国产精品的网站| av亚洲精华国产精华| 国产日韩欧美制服另类| 高清在线观看日韩| 中文字幕第一区二区| 国产成人免费在线观看| 国产无遮挡一区二区三区毛片日本| 美国av一区二区| 日韩久久久精品| 裸体健美xxxx欧美裸体表演| 欧美一级爆毛片| 国产综合久久久久久久久久久久| 日韩欧美高清一区| 国产一区二区三区电影在线观看| 337p粉嫩大胆色噜噜噜噜亚洲| 国产美女主播视频一区| 中文字幕av一区二区三区高| 成人18视频在线播放| 亚洲欧美国产毛片在线| 日本精品免费观看高清观看| 亚洲国产欧美日韩另类综合| 91精品国产综合久久精品| 日韩va欧美va亚洲va久久| 精品国产自在久精品国产| 国产毛片精品国产一区二区三区| 久久嫩草精品久久久久| voyeur盗摄精品| 亚洲成av人片一区二区| 欧美电影免费观看完整版| 国产精品一区二区在线看| 国产精品成人免费在线| 欧美午夜精品久久久久久超碰| 日韩精品一级中文字幕精品视频免费观看| 欧美日本一区二区三区| 国内成+人亚洲+欧美+综合在线| 国产视频不卡一区| 在线观看av不卡| 久久精品国产77777蜜臀| 中文字幕中文字幕一区二区| 欧美日韩精品免费观看视频| 国产又粗又猛又爽又黄91精品| 国产精品乱码久久久久久| 欧美日韩三级视频| 国产精品亚洲一区二区三区在线 | 欧美电影免费观看高清完整版在线| 激情欧美一区二区| 怡红院av一区二区三区| 欧美大胆一级视频| 91视频国产观看| 国产中文字幕一区| 亚洲第一狼人社区| 国产精品水嫩水嫩| 日韩美女主播在线视频一区二区三区 | 亚洲一线二线三线视频| 欧美精品一区二区三区在线播放 | 4438x亚洲最大成人网| 成人午夜精品一区二区三区| 五月天丁香久久| 国产精品狼人久久影院观看方式| 337p亚洲精品色噜噜狠狠| 99精品国产一区二区三区不卡| 麻豆久久久久久| 亚洲一卡二卡三卡四卡| 成人欧美一区二区三区白人| 精品国精品自拍自在线| 欧美放荡的少妇| 色综合天天综合网国产成人综合天| 韩国av一区二区三区四区| 奇米精品一区二区三区四区 | wwwwww.欧美系列| 4438x成人网最大色成网站| 欧美性大战久久久久久久蜜臀| 国产一区二区视频在线| 蜜臀久久99精品久久久久宅男| 一区二区三区久久| 亚洲欧美日韩国产中文在线| 国产精品欧美经典| 亚洲国产激情av| 国产欧美一区二区三区网站| 精品免费日韩av| 精品久久久久av影院| 欧美亚男人的天堂| 色就色 综合激情| 色婷婷综合久久| 欧美亚洲尤物久久| 欧美午夜宅男影院| 欧美日免费三级在线| 欧美乱妇20p| 日韩精品一区二区三区蜜臀 | 亚洲精品老司机| 亚洲人成伊人成综合网小说| 亚洲视频一区在线| 亚洲精品久久久蜜桃| 亚洲成a人片在线观看中文| 性感美女极品91精品| 免费欧美在线视频| 久久99热99| gogo大胆日本视频一区| 色婷婷久久久亚洲一区二区三区 | 91麻豆福利精品推荐| 日本久久一区二区三区| 欧美日韩精品三区| 精品久久久久久久一区二区蜜臀| 精品国产一区二区在线观看| 久久久久久电影| 日韩伦理电影网| 日韩电影在线观看电影| 国产成人一区二区精品非洲| eeuss影院一区二区三区 | 国产91精品免费| 欧洲一区二区三区在线| 欧美大尺度电影在线| 国产亚洲精品资源在线26u| 日韩伦理免费电影| 婷婷中文字幕一区三区| 国产一区999| 91视频免费播放| 欧美一区二区福利视频| 国产精品婷婷午夜在线观看| 亚洲成人免费影院| 粉嫩13p一区二区三区| 91精品中文字幕一区二区三区| 久久精品人人做| 亚洲综合激情另类小说区| 激情综合网最新| 91电影在线观看| 久久久国产精华| 亚洲超碰97人人做人人爱| 成人久久18免费网站麻豆| 日韩视频在线你懂得| 亚洲精选在线视频| 国产成人免费在线视频| 91精品麻豆日日躁夜夜躁| 专区另类欧美日韩| 国产精品夜夜嗨|