亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt6.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                               f:\study\vhdl\clock\cnt6.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/08/2003 16:35:46

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT6


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt6      EPF10K10LC84-3   3      4      0    0         0  %    95       16 %

User Pins:                 3      4      0  



Project Information                               f:\study\vhdl\clock\cnt6.rpt

** FILE HIERARCHY **



|lpm_add_sub:196|
|lpm_add_sub:196|addcore:adder|
|lpm_add_sub:196|altshift:result_ext_latency_ffs|
|lpm_add_sub:196|altshift:carry_ext_latency_ffs|
|lpm_add_sub:196|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

***** Logic for device 'cnt6' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | carry1 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | q0 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | q2 
  RESERVED | 22                        EPF10K10LC84-3                        64 | q1 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A16      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       7/22( 31%)   
A18      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
A19      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
A20      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
A21      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       5/22( 22%)   
A24      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       8/22( 36%)   
B13      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
B14      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
B15      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      16/22( 72%)   
B18      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B20      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       3/22( 13%)   
B23      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             4/53     (  7%)
Total logic cells used:                         95/576    ( 16%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.57/4    ( 89%)
Total fan-in:                                 340/2304    ( 14%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      4
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     95
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   8   7   8   8   0   0   8     47/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   0   0   8   0   8   0   0   8   0     48/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   8   0  16   7  16   8   0   8   8     95/0  



Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   36  en
   2      -     -    -    --      INPUT                0    0    0   34  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --     OUTPUT                0    1    0    0  carry1
  67      -     -    B    --     OUTPUT                0    1    0    0  q0
  64      -     -    B    --     OUTPUT                0    1    0    0  q1
  65      -     -    B    --     OUTPUT                0    1    0    0  q2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    B    20       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:171
   -      1     -    B    13       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:175
   -      5     -    B    13       AND2                0    3    0    2  |LPM_ADD_SUB:196|addcore:adder|:179
   -      4     -    B    13       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:187
   -      3     -    A    18       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:191
   -      2     -    A    18       AND2                0    4    0    2  |LPM_ADD_SUB:196|addcore:adder|:199
   -      1     -    A    18       AND2                0    2    0    3  |LPM_ADD_SUB:196|addcore:adder|:203
   -      8     -    A    19       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:211
   -      8     -    A    21       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:219
   -      3     -    A    16       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:227
   -      1     -    A    16       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:235
   -      3     -    A    24       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:243
   -      1     -    A    24       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:251
   -      7     -    B    14       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:255
   -      2     -    B    14       AND2                0    4    0    2  |LPM_ADD_SUB:196|addcore:adder|:263
   -      1     -    B    18       AND2                0    2    0    3  |LPM_ADD_SUB:196|addcore:adder|:267
   -      8     -    B    18       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:275
   -      6     -    B    15       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:279
   -      2     -    B    20       AND2    s           2    2    0    1  reset~1
   -      5     -    A    19       DFFE   +            2    1    0    1  ca (:8)
   -      8     -    B    15       DFFE   +            2    1    0    2  q631 (:12)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人午夜精品影院观看视频 | 欧美日韩精品久久久| 一区视频在线播放| 成人午夜视频在线| 一区二区三区免费看视频| 91九色02白丝porn| 日本欧美在线观看| 亚洲国产经典视频| 欧美日韩精品一区二区三区四区| 色婷婷综合久久久中文字幕| 免费欧美高清视频| 亚洲欧美另类久久久精品2019| 欧美一级欧美三级在线观看| 国产高清在线观看免费不卡| 国产精品99久久久久久久vr| 亚洲成人一二三| 国产精品无遮挡| 日韩欧美中文字幕制服| 91极品视觉盛宴| 欧美色区777第一页| 国产sm精品调教视频网站| 麻豆精品一区二区三区| 一区二区三区欧美在线观看| 亚洲主播在线播放| 国产精品剧情在线亚洲| 久久综合给合久久狠狠狠97色69| 欧美亚洲尤物久久| 色综合久久天天综合网| 欧美日韩另类一区| 久久精品亚洲一区二区三区浴池| 欧美日韩免费电影| 久久精品亚洲乱码伦伦中文| 国产精品麻豆视频| 午夜视频在线观看一区| 亚洲卡通欧美制服中文| 亚洲女同ⅹxx女同tv| 午夜成人在线视频| 高清国产午夜精品久久久久久| 91麻豆文化传媒在线观看| 成人av在线影院| 国产成人三级在线观看| 91福利视频久久久久| 欧美精品一区二区三区视频| 91精品国产福利在线观看| 久久精品一级爱片| 日韩1区2区日韩1区2区| www.亚洲国产| 欧美亚洲自拍偷拍| 中文一区一区三区高中清不卡| 亚洲香肠在线观看| 丝袜国产日韩另类美女| 日韩av不卡一区二区| 99国产精品久久久久久久久久 | 中文字幕乱码亚洲精品一区| 亚洲一区二区三区不卡国产欧美| 国产精品99久久久久久久vr| 欧美最猛性xxxxx直播| 欧美日韩成人激情| 亚洲视频电影在线| 亚洲大片在线观看| 92精品国产成人观看免费 | 国产精品996| 日韩一区二区在线观看| 亚洲黄色av一区| 99久久婷婷国产精品综合| 国产亚洲女人久久久久毛片| 日韩高清中文字幕一区| 欧美日韩一区二区在线视频| 亚洲欧美另类久久久精品2019| 岛国av在线一区| 亚洲国产经典视频| 不卡视频一二三四| 国产精品国产成人国产三级| 国产iv一区二区三区| 久久综合色婷婷| 国产一区不卡视频| 色婷婷综合在线| 日韩毛片在线免费观看| 成人黄色国产精品网站大全在线免费观看| 日韩免费在线观看| 亚洲伦理在线免费看| 91亚洲男人天堂| 一区免费观看视频| 在线观看国产精品网站| 亚洲大片免费看| 欧美一卡2卡三卡4卡5免费| 亚洲123区在线观看| 欧美日韩国产美女| 久久精品国产免费看久久精品| 成人免费观看视频| 亚洲丝袜精品丝袜在线| 欧美在线你懂得| 日本在线不卡一区| 国产无遮挡一区二区三区毛片日本| 国产精品主播直播| 亚洲美女免费在线| 欧美日韩二区三区| 久草精品在线观看| 日韩欧美一级片| 国产大陆a不卡| 亚洲狼人国产精品| 欧美一二区视频| 成人综合激情网| 一区二区高清在线| 欧美大片日本大片免费观看| 国产激情精品久久久第一区二区 | 91丨porny丨国产入口| 亚洲国产视频在线| 日韩美一区二区三区| 成人一道本在线| 五月婷婷激情综合网| 精品成人佐山爱一区二区| 国产91丝袜在线观看| 亚洲国产综合色| 久久色.com| 91搞黄在线观看| 国产乱码精品1区2区3区| 亚洲免费观看在线视频| 日韩精品一区二区三区swag | 久99久精品视频免费观看| 国产精品久久一卡二卡| 91精品中文字幕一区二区三区| 亚洲与欧洲av电影| 久久亚洲综合av| 欧美日韩久久久久久| 成人午夜在线播放| 狠狠v欧美v日韩v亚洲ⅴ| 欧美精品一区二区三区蜜桃视频 | 欧美日韩国产另类不卡| 不卡一二三区首页| 自拍偷拍国产亚洲| 激情欧美一区二区三区在线观看| 在线观看区一区二| 国产乱淫av一区二区三区| 亚洲精品视频观看| 亚洲精品一区二区三区精华液| 亚洲综合色网站| 久久奇米777| 午夜成人在线视频| 亚洲丝袜美腿综合| 国产欧美一区二区三区网站| 91麻豆.com| 国产精品资源在线| 国模套图日韩精品一区二区| 日本亚洲三级在线| 亚洲一区二区三区中文字幕| 中文字幕av一区二区三区高| 久久影院电视剧免费观看| 337p亚洲精品色噜噜| 欧美日韩国产综合一区二区| 欧洲激情一区二区| 亚洲成人免费看| 亚洲欧美一区二区三区国产精品| 成人精品视频一区二区三区| 亚洲一区二区免费视频| 亚洲免费av在线| 欧美自拍偷拍一区| 欧美综合亚洲图片综合区| 欧美影视一区二区三区| 欧美综合天天夜夜久久| 欧美日韩中文另类| 在线播放/欧美激情| 91精品国产手机| 日韩午夜在线影院| 久久亚洲精华国产精华液 | 一区二区国产盗摄色噜噜| 一区二区视频在线| 亚洲午夜成aⅴ人片| 天天综合日日夜夜精品| 蜜臀av国产精品久久久久| 激情文学综合插| 国产91精品免费| 亚洲成a人v欧美综合天堂下载 | 日韩久久免费av| 久久久精品综合| 国产拍揄自揄精品视频麻豆| 中文乱码免费一区二区| 最新不卡av在线| 亚洲一区视频在线| 另类成人小视频在线| 成人在线综合网| 欧美视频一区在线| 日韩精品一区二区三区在线观看 | 欧美主播一区二区三区| 日韩一区二区电影网| 国产欧美日韩精品在线| 一区二区三国产精华液| 久久成人18免费观看| 99视频精品全部免费在线| 欧美日韩精品免费观看视频| 久久久99精品免费观看不卡| 亚洲免费观看高清| 青娱乐精品在线视频| 不卡的电影网站| 欧美精品视频www在线观看| 国产激情91久久精品导航| 欧美自拍偷拍一区| 日本一区二区三区四区| 亚洲成a天堂v人片| a在线播放不卡|