亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cnt6.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                               f:\study\vhdl\clock\cnt6.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/08/2003 16:35:46

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT6


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt6      EPF10K10LC84-3   3      4      0    0         0  %    95       16 %

User Pins:                 3      4      0  



Project Information                               f:\study\vhdl\clock\cnt6.rpt

** FILE HIERARCHY **



|lpm_add_sub:196|
|lpm_add_sub:196|addcore:adder|
|lpm_add_sub:196|altshift:result_ext_latency_ffs|
|lpm_add_sub:196|altshift:carry_ext_latency_ffs|
|lpm_add_sub:196|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

***** Logic for device 'cnt6' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | carry1 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | q0 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | q2 
  RESERVED | 22                        EPF10K10LC84-3                        64 | q1 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A16      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       7/22( 31%)   
A18      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
A19      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
A20      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
A21      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       5/22( 22%)   
A24      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       8/22( 36%)   
B13      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
B14      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
B15      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      16/22( 72%)   
B18      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B20      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       3/22( 13%)   
B23      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             4/53     (  7%)
Total logic cells used:                         95/576    ( 16%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.57/4    ( 89%)
Total fan-in:                                 340/2304    ( 14%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      4
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     95
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   8   7   8   8   0   0   8     47/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   0   0   8   0   8   0   0   8   0     48/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   8   0  16   7  16   8   0   8   8     95/0  



Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   36  en
   2      -     -    -    --      INPUT                0    0    0   34  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --     OUTPUT                0    1    0    0  carry1
  67      -     -    B    --     OUTPUT                0    1    0    0  q0
  64      -     -    B    --     OUTPUT                0    1    0    0  q1
  65      -     -    B    --     OUTPUT                0    1    0    0  q2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      f:\study\vhdl\clock\cnt6.rpt
cnt6

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    B    20       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:171
   -      1     -    B    13       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:175
   -      5     -    B    13       AND2                0    3    0    2  |LPM_ADD_SUB:196|addcore:adder|:179
   -      4     -    B    13       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:187
   -      3     -    A    18       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:191
   -      2     -    A    18       AND2                0    4    0    2  |LPM_ADD_SUB:196|addcore:adder|:199
   -      1     -    A    18       AND2                0    2    0    3  |LPM_ADD_SUB:196|addcore:adder|:203
   -      8     -    A    19       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:211
   -      8     -    A    21       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:219
   -      3     -    A    16       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:227
   -      1     -    A    16       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:235
   -      3     -    A    24       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:243
   -      1     -    A    24       AND2                0    3    0    4  |LPM_ADD_SUB:196|addcore:adder|:251
   -      7     -    B    14       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:255
   -      2     -    B    14       AND2                0    4    0    2  |LPM_ADD_SUB:196|addcore:adder|:263
   -      1     -    B    18       AND2                0    2    0    3  |LPM_ADD_SUB:196|addcore:adder|:267
   -      8     -    B    18       AND2                0    3    0    3  |LPM_ADD_SUB:196|addcore:adder|:275
   -      6     -    B    15       AND2                0    2    0    1  |LPM_ADD_SUB:196|addcore:adder|:279
   -      2     -    B    20       AND2    s           2    2    0    1  reset~1
   -      5     -    A    19       DFFE   +            2    1    0    1  ca (:8)
   -      8     -    B    15       DFFE   +            2    1    0    2  q631 (:12)

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久国产精品厨房| 亚洲欧美综合色| 欧美性生活影院| 成人动漫在线一区| 久久成人综合网| 亚洲国产成人av好男人在线观看| 欧美国产日韩亚洲一区| 日韩欧美成人激情| 欧美日韩国产高清一区| 97精品国产露脸对白| 日日夜夜免费精品视频| 亚洲品质自拍视频| 中文字幕第一区| 久久久国产精华| 亚洲精品一区二区三区影院| 3751色影院一区二区三区| 欧美伊人久久久久久久久影院 | 久久精品国产亚洲高清剧情介绍| 国产精品色一区二区三区| 久久久久久久性| 精品少妇一区二区三区在线播放| 欧美另类videos死尸| 在线观看91视频| 欧洲精品在线观看| 日本电影亚洲天堂一区| 色偷偷88欧美精品久久久| 99久久精品一区二区| eeuss鲁一区二区三区| 成人av在线一区二区三区| 高清av一区二区| 成人黄动漫网站免费app| av在线一区二区三区| 国产美女视频一区| 国产精品 日产精品 欧美精品| 看片的网站亚洲| 激情图区综合网| 国产美女精品在线| 国产.精品.日韩.另类.中文.在线.播放| 黑人精品欧美一区二区蜜桃| 国产一区二区调教| 国产成人综合亚洲91猫咪| 国产精品91xxx| 91年精品国产| 欧美羞羞免费网站| 日韩亚洲欧美中文三级| 久久久精品综合| 国产精品国产馆在线真实露脸| 日本不卡高清视频| 国产精品一区二区久久精品爱涩| 国产福利电影一区二区三区| gogo大胆日本视频一区| av不卡免费电影| 色婷婷激情综合| 欧美在线影院一区二区| 欧美一级高清大全免费观看| 日韩欧美亚洲另类制服综合在线| 久久一留热品黄| 国产精品色眯眯| 亚洲第一激情av| 精品一区二区三区在线观看| 顶级嫩模精品视频在线看| 色综合久久66| 精品国产乱码久久久久久免费| 国产日产欧美一区二区视频| 亚洲少妇30p| 亚瑟在线精品视频| 国产福利一区二区三区| 91福利小视频| 精品国产伦一区二区三区观看体验 | 成人晚上爱看视频| 欧美网站大全在线观看| 欧美成人性福生活免费看| 国产精品日韩成人| 日韩高清一区在线| 成人深夜福利app| 欧美日韩大陆一区二区| 欧美精品一区二区不卡| 亚洲欧美综合另类在线卡通| 青青国产91久久久久久| 成人免费视频免费观看| 欧美一级视频精品观看| 国产精品久久毛片| 亚洲一区二区在线免费观看视频 | 国产精品欧美一区喷水| 香蕉久久夜色精品国产使用方法| 国产成人在线电影| 欧美日韩一区二区三区四区| 精品久久久久久久久久久久久久久久久| 国产精品欧美一区喷水| 韩国毛片一区二区三区| 欧美性感一类影片在线播放| 精品福利在线导航| 天天综合日日夜夜精品| 不卡视频在线看| 久久一二三国产| 日本成人超碰在线观看| 日本乱人伦aⅴ精品| 国产欧美日韩在线视频| 亚洲一区在线视频| 国产精品99久久久久久久女警| 欧美军同video69gay| 18欧美亚洲精品| 国产99久久久精品| 欧美成人a∨高清免费观看| 亚洲福中文字幕伊人影院| 波多野洁衣一区| 日日骚欧美日韩| 在线国产亚洲欧美| 国产精品久久久久久久久快鸭| 久久99国产精品麻豆| 欧美日本一道本| 夜夜精品视频一区二区| 99精品视频一区| 欧美国产欧美综合| 国产成人综合自拍| 欧美大片在线观看一区| 亚洲综合男人的天堂| proumb性欧美在线观看| 中文字幕av一区二区三区高| 国产在线精品一区二区| 日韩午夜av电影| 午夜精品福利一区二区蜜股av| av激情亚洲男人天堂| 中文字幕 久热精品 视频在线| 激情五月播播久久久精品| 日韩精品一区二区三区四区视频 | 国产欧美精品区一区二区三区| 精品一区二区三区不卡| 日韩你懂的在线观看| 免费成人在线影院| 欧美日韩黄视频| 日日夜夜一区二区| 日韩一区二区三| 麻豆国产精品视频| www国产亚洲精品久久麻豆| 精品亚洲国内自在自线福利| 久久在线观看免费| 国产ts人妖一区二区| 亚洲国产精品二十页| 成人黄色综合网站| 中文字幕综合网| 在线免费观看成人短视频| 亚洲一区二区三区四区在线| 欧美色综合天天久久综合精品| 亚洲视频在线一区二区| 在线看日本不卡| 日韩成人dvd| 久久人人爽人人爽| kk眼镜猥琐国模调教系列一区二区 | 久久99精品国产.久久久久久| 亚洲精品在线免费播放| 国产成人在线视频网站| 中文字幕视频一区二区三区久| 色香蕉久久蜜桃| 五月综合激情婷婷六月色窝| 日韩女优毛片在线| www日韩大片| 亚洲高清不卡在线观看| 7777精品伊人久久久大香线蕉的 | 欧美色综合天天久久综合精品| 午夜精品久久久久久久99水蜜桃 | 亚洲精品一区二区三区在线观看 | 另类的小说在线视频另类成人小视频在线 | 一区二区三区四区不卡在线| 欧美一区日韩一区| 91免费视频网址| 免费的成人av| 亚洲制服丝袜一区| 国产亚洲欧美激情| 欧美夫妻性生活| 99久久久国产精品| 国产伦精品一区二区三区视频青涩 | 国产精品国产三级国产a| 91精品国产综合久久久久久久久久 | 日韩欧美一区二区在线视频| jlzzjlzz亚洲女人18| 国内精品在线播放| 首页欧美精品中文字幕| 亚洲手机成人高清视频| 国产午夜精品久久久久久久| 91精品婷婷国产综合久久 | 国产日韩欧美激情| 欧美一区二区成人6969| 色嗨嗨av一区二区三区| 成人精品小蝌蚪| 国产乱子伦视频一区二区三区| 婷婷久久综合九色综合绿巨人 | 毛片av中文字幕一区二区| 悠悠色在线精品| 国产精品色哟哟| 国产无人区一区二区三区| 日韩欧美国产wwwww| 欧美天堂亚洲电影院在线播放| 99久久精品免费| 成人av在线资源网| 成人污污视频在线观看| 国产成人在线网站| 国产精品18久久久久| 久久精品久久99精品久久| 日韩精品福利网|