亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? disp.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 5 頁
字號:
Project Information                               f:\study\vhdl\clock\disp.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/19/2003 14:29:30

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DISP


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

disp      EPF10K10LC84-3   25     13     0    0         0  %    130      22 %

User Pins:                 25     13     0  



Project Information                               f:\study\vhdl\clock\disp.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0


Project Information                               f:\study\vhdl\clock\disp.rpt

** FILE HIERARCHY **



|lpm_add_sub:229|
|lpm_add_sub:229|addcore:adder|
|lpm_add_sub:229|altshift:result_ext_latency_ffs|
|lpm_add_sub:229|altshift:carry_ext_latency_ffs|
|lpm_add_sub:229|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

***** Logic for device 'disp' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R     R           R                 s              O     
                E  E  E     E           E           c     e              N     
                S  S  S     S  s     V  S  s     m  o  G  g        s     F     
                E  E  E     E  e     C  E  y     i  m  N  m        e     _  ^  
                R  R  R  s  R  c  m  C  R  s     n  m  D  e  s  m  c  #  D  n  
                V  V  V  e  V  l  i  I  V  r  c  1  o  I  n  e  i  l  T  O  C  
                E  E  E  c  E  2  n  N  E  e  l  0  n  N  t  c  n  1  C  N  E  
                D  D  D  2  D  0  3  T  D  s  k  0  4  T  5  3  1  2  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | segment6 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | segment0 
  RESERVED | 16                                                              70 | common0 
  RESERVED | 17                                                              69 | common1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | common2 
    VCCINT | 20                                                              66 | RESERVED 
   common3 | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | common5 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | sec1 
  RESERVED | 25                                                              61 | segment4 
    GNDINT | 26                                                              60 | segment1 
      sec0 | 27                                                              59 | segment2 
    sec101 | 28                                                              58 | secl21 
    sec102 | 29                                                              57 | #TMS 
    secl13 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | segment3 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  d  m  s  V  G  m  m  s  s  m  s  s  
                C  n  E  E  E  E  E  C  N  i  i  e  C  N  i  i  e  e  i  e  e  
                C  C  S  S  S  S  S  C  D  s  n  c  C  D  n  n  c  c  n  c  c  
                I  O  E  E  E  E  E  I  I  p  0  1  I  I  1  1  l  l  2  l  l  
                N  N  R  R  R  R  R  N  N  e     0  N  N  0  0  2  2     1  1  
                T  F  V  V  V  V  V  T  T  n     0  T  T  1  2  2  3     0  1  
                   I  E  E  E  E  E                                            
                   G  D  D  D  D  D                                            
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
B2       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
B5       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B6       7/ 8( 87%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       7/22( 31%)   
B7       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       6/22( 27%)   
B8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      14/22( 63%)   
B9       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B12      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2      13/22( 59%)   
B14      8/ 8(100%)   6/ 8( 75%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
C13      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
C15      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   
C18      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C19      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C21      7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            32/53     ( 60%)
Total logic cells used:                        130/576    ( 22%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.56/4    ( 89%)
Total fan-in:                                 464/2304    ( 20%)

Total input pins required:                      25
Total input I/O cell registers required:         0
Total output pins required:                     13
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    130
Total flipflops required:                       32
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      8   8   8   1   8   7   8   8   8   8   8   8   0   0   8   0   0   0   0   1   0   0   0   0   0     97/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   8   0   0   8   8   0   7   0   0   0     33/0  

Total:   8   8   8   1   8   7   8   8   8   8   8   8   0   2   8   8   0   0   8   9   0   7   0   0   0    130/0  



Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   33  dispen
  43      -     -    -    --      INPUT                0    0    0    1  min0
  79      -     -    -    24      INPUT                0    0    0    1  min1
  51      -     -    -    18      INPUT                0    0    0    1  min2
   5      -     -    -    05      INPUT                0    0    0    1  min3
  84      -     -    -    --      INPUT                0    0    0    1  min100
  47      -     -    -    14      INPUT                0    0    0    1  min101
  48      -     -    -    15      INPUT                0    0    0    1  min102
  52      -     -    -    19      INPUT                0    0    0    1  secl10
  53      -     -    -    20      INPUT                0    0    0    1  secl11
  78      -     -    -    24      INPUT                0    0    0    1  secl12
  30      -     -    C    --      INPUT                0    0    0    1  secl13
   6      -     -    -    04      INPUT                0    0    0    1  secl20
  58      -     -    C    --      INPUT                0    0    0    1  secl21
  49      -     -    -    16      INPUT                0    0    0    1  secl22
  50      -     -    -    17      INPUT                0    0    0    1  secl23
  27      -     -    C    --      INPUT                0    0    0    1  sec0
  62      -     -    C    --      INPUT                0    0    0    1  sec1
   8      -     -    -    03      INPUT                0    0    0    1  sec2
  80      -     -    -    23      INPUT                0    0    0    1  sec3
  44      -     -    -    --      INPUT                0    0    0    1  sec100
  28      -     -    C    --      INPUT                0    0    0    1  sec101
  29      -     -    C    --      INPUT                0    0    0    1  sec102
   2      -     -    -    --      INPUT                0    0    0   32  sysres


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  70      -     -    A    --     OUTPUT                0    1    0    0  common0
  69      -     -    A    --     OUTPUT                0    1    0    0  common1
  67      -     -    B    --     OUTPUT                0    1    0    0  common2
  21      -     -    B    --     OUTPUT                0    1    0    0  common3
  83      -     -    -    13     OUTPUT                0    1    0    0  common4
  64      -     -    B    --     OUTPUT                0    1    0    0  common5
  71      -     -    A    --     OUTPUT                0    1    0    0  segment0
  60      -     -    C    --     OUTPUT                0    1    0    0  segment1
  59      -     -    C    --     OUTPUT                0    1    0    0  segment2
  54      -     -    -    21     OUTPUT                0    1    0    0  segment3
  61      -     -    C    --     OUTPUT                0    1    0    0  segment4
  81      -     -    -    22     OUTPUT                0    1    0    0  segment5
  73      -     -    A    --     OUTPUT                0    1    0    0  segment6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable



?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品18久久久久久久久| 亚洲一区在线观看视频| 免费视频一区二区| 制服.丝袜.亚洲.中文.综合| 亚洲成人久久影院| 欧美二区在线观看| 久久99国产精品久久99果冻传媒| 精品国产精品一区二区夜夜嗨| 极品美女销魂一区二区三区免费| 久久久久九九视频| 99久久婷婷国产综合精品| 亚洲免费伊人电影| 337p亚洲精品色噜噜狠狠| 免费久久精品视频| 日本韩国精品一区二区在线观看| 激情都市一区二区| 亚洲一区在线观看视频| 在线不卡一区二区| 国产福利一区二区| 夜夜精品视频一区二区| 日韩一区二区在线免费观看| 国产在线精品一区二区| 中文字幕中文乱码欧美一区二区 | 久久综合九色综合97婷婷女人| 精品综合免费视频观看| 中文字幕一区在线| 制服丝袜在线91| www.性欧美| 毛片av中文字幕一区二区| 欧美国产日韩精品免费观看| 欧美视频一二三区| 床上的激情91.| 日韩高清一级片| 国产精品久久久久9999吃药| 欧美精品乱码久久久久久按摩| 国产传媒一区在线| 日韩电影免费在线看| 中文字幕国产一区| 精品国产亚洲在线| 欧美三级欧美一级| 成人黄色av网站在线| 免费观看一级欧美片| 一级精品视频在线观看宜春院| 欧美成人欧美edvon| 91福利精品视频| 国产999精品久久| 日本不卡一区二区三区 | 一区二区三区在线观看国产| 日韩欧美国产一区在线观看| 欧美综合一区二区三区| 国产精品一区二区三区乱码| 日韩精品成人一区二区三区| 亚洲欧美日韩一区二区| 国产日韩欧美a| 欧美videos中文字幕| 91传媒视频在线播放| 成人动漫中文字幕| 久88久久88久久久| 日本不卡123| 丝袜a∨在线一区二区三区不卡| 中文字幕一区av| 欧美激情综合网| 精品精品国产高清a毛片牛牛 | 91精品国产91热久久久做人人| 99久久精品国产一区二区三区| 国产另类ts人妖一区二区| 日韩影视精彩在线| 青青草97国产精品免费观看无弹窗版 | 成人永久aaa| 国产精品538一区二区在线| 精品一区精品二区高清| 美女任你摸久久| 另类小说一区二区三区| 日本不卡不码高清免费观看| 日韩激情一区二区| 奇米影视在线99精品| 美女视频黄 久久| 开心九九激情九九欧美日韩精美视频电影| 天堂蜜桃91精品| 亚洲成av人片| 免费看日韩a级影片| 麻豆91精品91久久久的内涵| 蜜臂av日日欢夜夜爽一区| 麻豆精品在线视频| 久久99精品久久只有精品| 精品无码三级在线观看视频| 经典三级一区二区| 国产福利一区二区| 一本色道**综合亚洲精品蜜桃冫 | 亚瑟在线精品视频| 日本不卡视频在线观看| 精品一区二区三区视频| 国产精品香蕉一区二区三区| 国产伦精品一区二区三区免费迷| 国产一区二区三区精品欧美日韩一区二区三区 | 久久久噜噜噜久久中文字幕色伊伊| 精品国产一区二区三区四区四| 精品精品欲导航| 欧美国产成人精品| 亚洲一区免费在线观看| 日本欧美在线观看| 精品亚洲国产成人av制服丝袜| 国产福利一区二区三区视频在线 | 色综合中文字幕国产 | 欧美在线你懂得| 欧美一区二区女人| 精品福利一二区| 国产精品美女久久久久久久久| 一区二区三区国产精华| 日本成人在线网站| 成人动漫一区二区三区| 欧美最猛性xxxxx直播| 日韩免费看的电影| 国产精品嫩草久久久久| 午夜精品久久久久久久99水蜜桃 | 国产做a爰片久久毛片| aaa欧美大片| 日韩一区和二区| 亚洲人亚洲人成电影网站色| 日本三级亚洲精品| 不卡视频在线观看| 欧美大胆人体bbbb| |精品福利一区二区三区| 蜜臀av一区二区三区| 99精品欧美一区二区三区综合在线| 69av一区二区三区| 国产精品国产三级国产aⅴ无密码| 天天色天天操综合| 91在线视频观看| 久久久精品免费免费| 亚洲香蕉伊在人在线观| 国产精品一区免费视频| 欧美乱妇一区二区三区不卡视频| 久久免费国产精品| 日韩高清在线一区| 91麻豆国产香蕉久久精品| 欧美精品一区男女天堂| 亚洲444eee在线观看| 色综合欧美在线| 国产清纯白嫩初高生在线观看91 | 国产日韩av一区二区| 奇米色777欧美一区二区| 色94色欧美sute亚洲13| 国产欧美一区二区精品忘忧草 | 欧美一区二区视频网站| 亚洲素人一区二区| 国产91清纯白嫩初高中在线观看| 日韩一区二区三区av| 亚洲国产综合91精品麻豆| 成人av在线一区二区| 久久精品亚洲乱码伦伦中文| 日本va欧美va精品发布| 欧美日韩在线播| 一区二区在线看| 91在线观看下载| 日本一区二区三区四区| 激情五月婷婷综合网| 在线电影欧美成精品| 亚洲少妇屁股交4| 成人性生交大片免费看中文网站| 欧美偷拍一区二区| 亚洲视频免费观看| 91麻豆国产香蕉久久精品| 久久九九久精品国产免费直播| 亚洲大片免费看| 91麻豆精品在线观看| 欧美剧情片在线观看| 亚洲少妇30p| 成人一区二区三区在线观看| 精品av久久707| 奇米精品一区二区三区在线观看一| 91精品国产一区二区三区| 亚洲一区影音先锋| 色综合激情五月| 久久噜噜亚洲综合| 国产精品中文字幕欧美| 亚洲一区欧美一区| 日本韩国视频一区二区| 亚洲一二三四久久| 日本高清不卡一区| 亚洲免费看黄网站| 99精品国产视频| 亚洲午夜在线电影| 在线免费精品视频| 亚洲欧美日韩一区| 欧美精品第一页| 日日夜夜精品视频免费| 欧美高清视频一二三区 | 国产精品丝袜一区| 国产激情一区二区三区| 日韩一区在线看| 色中色一区二区| 一区二区三区久久久| 久久国产精品免费| 久久精品视频一区| 不卡的av网站| 亚洲黄色尤物视频| 精品国产乱码久久久久久蜜臀| 国产综合色在线视频区| 久久久一区二区三区捆绑**|