亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? disp.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 5 頁
字號:
Project Information                               f:\study\vhdl\clock\disp.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/19/2003 14:29:30

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DISP


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

disp      EPF10K10LC84-3   25     13     0    0         0  %    130      22 %

User Pins:                 25     13     0  



Project Information                               f:\study\vhdl\clock\disp.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0


Project Information                               f:\study\vhdl\clock\disp.rpt

** FILE HIERARCHY **



|lpm_add_sub:229|
|lpm_add_sub:229|addcore:adder|
|lpm_add_sub:229|altshift:result_ext_latency_ffs|
|lpm_add_sub:229|altshift:carry_ext_latency_ffs|
|lpm_add_sub:229|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

***** Logic for device 'disp' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R     R           R                 s              O     
                E  E  E     E           E           c     e              N     
                S  S  S     S  s     V  S  s     m  o  G  g        s     F     
                E  E  E     E  e     C  E  y     i  m  N  m        e     _  ^  
                R  R  R  s  R  c  m  C  R  s     n  m  D  e  s  m  c  #  D  n  
                V  V  V  e  V  l  i  I  V  r  c  1  o  I  n  e  i  l  T  O  C  
                E  E  E  c  E  2  n  N  E  e  l  0  n  N  t  c  n  1  C  N  E  
                D  D  D  2  D  0  3  T  D  s  k  0  4  T  5  3  1  2  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | segment6 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | segment0 
  RESERVED | 16                                                              70 | common0 
  RESERVED | 17                                                              69 | common1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | common2 
    VCCINT | 20                                                              66 | RESERVED 
   common3 | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | common5 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | sec1 
  RESERVED | 25                                                              61 | segment4 
    GNDINT | 26                                                              60 | segment1 
      sec0 | 27                                                              59 | segment2 
    sec101 | 28                                                              58 | secl21 
    sec102 | 29                                                              57 | #TMS 
    secl13 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | segment3 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  d  m  s  V  G  m  m  s  s  m  s  s  
                C  n  E  E  E  E  E  C  N  i  i  e  C  N  i  i  e  e  i  e  e  
                C  C  S  S  S  S  S  C  D  s  n  c  C  D  n  n  c  c  n  c  c  
                I  O  E  E  E  E  E  I  I  p  0  1  I  I  1  1  l  l  2  l  l  
                N  N  R  R  R  R  R  N  N  e     0  N  N  0  0  2  2     1  1  
                T  F  V  V  V  V  V  T  T  n     0  T  T  1  2  2  3     0  1  
                   I  E  E  E  E  E                                            
                   G  D  D  D  D  D                                            
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
B2       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
B5       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B6       7/ 8( 87%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       7/22( 31%)   
B7       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       6/22( 27%)   
B8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      14/22( 63%)   
B9       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B12      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2      13/22( 59%)   
B14      8/ 8(100%)   6/ 8( 75%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
C13      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
C15      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   
C18      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C19      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C21      7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            32/53     ( 60%)
Total logic cells used:                        130/576    ( 22%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.56/4    ( 89%)
Total fan-in:                                 464/2304    ( 20%)

Total input pins required:                      25
Total input I/O cell registers required:         0
Total output pins required:                     13
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    130
Total flipflops required:                       32
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      8   8   8   1   8   7   8   8   8   8   8   8   0   0   8   0   0   0   0   1   0   0   0   0   0     97/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   8   0   0   8   8   0   7   0   0   0     33/0  

Total:   8   8   8   1   8   7   8   8   8   8   8   8   0   2   8   8   0   0   8   9   0   7   0   0   0    130/0  



Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   33  dispen
  43      -     -    -    --      INPUT                0    0    0    1  min0
  79      -     -    -    24      INPUT                0    0    0    1  min1
  51      -     -    -    18      INPUT                0    0    0    1  min2
   5      -     -    -    05      INPUT                0    0    0    1  min3
  84      -     -    -    --      INPUT                0    0    0    1  min100
  47      -     -    -    14      INPUT                0    0    0    1  min101
  48      -     -    -    15      INPUT                0    0    0    1  min102
  52      -     -    -    19      INPUT                0    0    0    1  secl10
  53      -     -    -    20      INPUT                0    0    0    1  secl11
  78      -     -    -    24      INPUT                0    0    0    1  secl12
  30      -     -    C    --      INPUT                0    0    0    1  secl13
   6      -     -    -    04      INPUT                0    0    0    1  secl20
  58      -     -    C    --      INPUT                0    0    0    1  secl21
  49      -     -    -    16      INPUT                0    0    0    1  secl22
  50      -     -    -    17      INPUT                0    0    0    1  secl23
  27      -     -    C    --      INPUT                0    0    0    1  sec0
  62      -     -    C    --      INPUT                0    0    0    1  sec1
   8      -     -    -    03      INPUT                0    0    0    1  sec2
  80      -     -    -    23      INPUT                0    0    0    1  sec3
  44      -     -    -    --      INPUT                0    0    0    1  sec100
  28      -     -    C    --      INPUT                0    0    0    1  sec101
  29      -     -    C    --      INPUT                0    0    0    1  sec102
   2      -     -    -    --      INPUT                0    0    0   32  sysres


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  70      -     -    A    --     OUTPUT                0    1    0    0  common0
  69      -     -    A    --     OUTPUT                0    1    0    0  common1
  67      -     -    B    --     OUTPUT                0    1    0    0  common2
  21      -     -    B    --     OUTPUT                0    1    0    0  common3
  83      -     -    -    13     OUTPUT                0    1    0    0  common4
  64      -     -    B    --     OUTPUT                0    1    0    0  common5
  71      -     -    A    --     OUTPUT                0    1    0    0  segment0
  60      -     -    C    --     OUTPUT                0    1    0    0  segment1
  59      -     -    C    --     OUTPUT                0    1    0    0  segment2
  54      -     -    -    21     OUTPUT                0    1    0    0  segment3
  61      -     -    C    --     OUTPUT                0    1    0    0  segment4
  81      -     -    -    22     OUTPUT                0    1    0    0  segment5
  73      -     -    A    --     OUTPUT                0    1    0    0  segment6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable



?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美高清一级片在线| 国产欧美精品一区二区色综合 | 日韩欧美第一区| 国产精品色噜噜| 捆绑紧缚一区二区三区视频| 99r国产精品| www国产精品av| 日韩在线一二三区| 97se亚洲国产综合在线| 精品美女被调教视频大全网站| 亚洲黄色录像片| 成年人国产精品| 国产婷婷色一区二区三区| 蜜臀精品久久久久久蜜臀| 91福利社在线观看| 中文av一区二区| 国产黄人亚洲片| 精品国产91乱码一区二区三区 | 日韩亚洲电影在线| 亚洲国产wwwccc36天堂| 99国产欧美另类久久久精品| 国产日韩欧美一区二区三区乱码| 免费成人av在线| 日韩欧美激情四射| 天堂精品中文字幕在线| 在线影院国内精品| 天天射综合影视| 欧美日本一区二区在线观看| k8久久久一区二区三区| 亚洲成a人v欧美综合天堂下载| 国产suv精品一区二区883| 日韩欧美在线网站| 蜜臀99久久精品久久久久久软件| 91麻豆精品国产综合久久久久久 | 精品一区二区三区香蕉蜜桃| 337p亚洲精品色噜噜噜| 日韩av电影免费观看高清完整版在线观看| 欧美日韩一区不卡| 亚洲成人免费电影| 91精品黄色片免费大全| 久久99热狠狠色一区二区| 精品毛片乱码1区2区3区| 蜜桃精品在线观看| 国产成人免费av在线| 日韩一级二级三级精品视频| 国产女人水真多18毛片18精品视频| 韩国v欧美v亚洲v日本v| 国产午夜精品在线观看| 91麻豆国产自产在线观看| 一个色在线综合| 91精品久久久久久久99蜜桃 | 欧美日韩电影一区| 日本成人在线电影网| 精品国产青草久久久久福利| 成人一级片在线观看| 亚洲视频精选在线| 91麻豆精品91久久久久同性| 久久疯狂做爰流白浆xx| 国产精品视频看| 欧美性大战久久久久久久蜜臀| 日本大胆欧美人术艺术动态| 久久久久国产精品麻豆ai换脸| 欧美日韩的一区二区| 欧美日韩中文国产| 一区二区高清免费观看影视大全| bt7086福利一区国产| 三级影片在线观看欧美日韩一区二区| 日韩视频在线永久播放| 成人免费精品视频| 青草国产精品久久久久久| 久久九九影视网| 欧美日韩精品三区| 国产99久久久国产精品潘金 | 中文字幕精品一区| 欧美自拍偷拍一区| 国产福利不卡视频| 男人的天堂亚洲一区| 亚洲国产成人午夜在线一区| 4438x成人网最大色成网站| 成人99免费视频| 久久精品噜噜噜成人av农村| 亚洲免费在线看| 欧美视频一二三区| 日韩精品综合一本久道在线视频| 精品一区二区三区的国产在线播放| 久久久亚洲精品石原莉奈| 欧美性受极品xxxx喷水| 成人高清视频免费观看| 久久国产精品色婷婷| 亚洲自拍与偷拍| 中文字幕一区二区三区乱码在线| 欧美一级生活片| 在线区一区二视频| 成人久久视频在线观看| 奇米在线7777在线精品| 亚洲综合精品自拍| 国产精品久久免费看| 欧美成人福利视频| 欧美男人的天堂一二区| 一本色道久久综合亚洲91| 国产在线精品免费| 蜜桃av一区二区| 亚洲成人自拍一区| 亚洲天堂av老司机| 国产精品久久精品日日| 国产欧美日韩综合精品一区二区| 日韩精品专区在线影院重磅| 欧美日韩在线播| 欧美亚洲综合久久| 色又黄又爽网站www久久| 成人美女视频在线观看| 精品国产亚洲在线| www..com久久爱| 亚洲国产综合色| 亚洲美腿欧美偷拍| 亚洲欧美激情插 | 日韩综合小视频| 一区二区三区四区av| 成人欧美一区二区三区1314| 国产精品久久久久久久久果冻传媒| 欧美精品一区二区三区在线播放| 欧美一卡二卡三卡| 欧美大片日本大片免费观看| 久久一区二区三区四区| 精品久久久久99| 久久综合国产精品| 久久综合九色综合97婷婷女人| 欧美xxxxx牲另类人与| 久久久99久久精品欧美| 国产欧美日韩在线看| 国产精品高清亚洲| 亚洲一区二区三区视频在线播放| 亚洲在线视频网站| 免费的成人av| 一区二区三区在线视频观看| 日韩电影免费一区| 色网综合在线观看| 美女在线视频一区| 国内精品久久久久影院色| 韩国女主播成人在线观看| 国产一区二区91| 91香蕉视频mp4| 欧美午夜精品一区二区蜜桃| 欧美日本乱大交xxxxx| 欧美精品一区二区三| 国产精品盗摄一区二区三区| 亚洲高清免费观看| 国产在线播放一区三区四| 风间由美一区二区av101| 91网站黄www| 日韩欧美激情一区| 亚洲丝袜自拍清纯另类| 日韩精品免费视频人成| 波多野结衣中文一区| 欧美日本乱大交xxxxx| 亚洲国产精华液网站w| 亚洲欧洲另类国产综合| 亚洲成人手机在线| 国产高清视频一区| 欧洲在线/亚洲| 中文一区一区三区高中清不卡| 亚洲一二三四久久| 春色校园综合激情亚洲| 欧美一区二区三区日韩| 亚洲人成伊人成综合网小说| 久久国产精品色婷婷| 欧美色综合网站| 日产国产欧美视频一区精品| 亚洲va天堂va国产va久| 美女看a上一区| 91社区在线播放| 久久久亚洲精华液精华液精华液| 亚洲午夜一二三区视频| 成人激情免费视频| www国产成人| 亚洲成人综合在线| 一本久道中文字幕精品亚洲嫩 | 亚洲成人一区在线| 成人亚洲一区二区一| 精品日韩一区二区三区免费视频| 亚洲女性喷水在线观看一区| 国产成人在线电影| 91精品国产一区二区三区香蕉| 综合色中文字幕| 狠狠色伊人亚洲综合成人| 欧美午夜一区二区| 中文字幕不卡在线观看| 久久精品国产99国产| 欧美日本乱大交xxxxx| 亚洲激情欧美激情| av一区二区不卡| 欧美国产精品专区| 国产伦精品一区二区三区视频青涩| 欧美日韩二区三区| 日韩激情一区二区| 欧美日韩激情一区二区三区| 亚洲影院在线观看| 欧美亚洲日本一区| 亚洲综合无码一区二区| 色欧美片视频在线观看|