亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? div10.rpt

?? 采用MaxPlusII寫的一個(gè)小時(shí)鐘程序
?? RPT
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
Project Information                              f:\study\vhdl\clock\div10.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/07/2003 14:50:54

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DIV10


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

div10     EPF10K10LC84-4   1      1      0    0         0  %    62       10 %

User Pins:                 1      1      0  



Project Information                              f:\study\vhdl\clock\div10.rpt

** FILE HIERARCHY **



|lpm_add_sub:141|
|lpm_add_sub:141|addcore:adder|
|lpm_add_sub:141|altshift:result_ext_latency_ffs|
|lpm_add_sub:141|altshift:carry_ext_latency_ffs|
|lpm_add_sub:141|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

***** Logic for device 'div10' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S  G     G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  N     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  I  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  N  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | carry1 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-4                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
B14      5/ 8( 62%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       4/22( 18%)   
B16      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
B17      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       3/22( 13%)   
B18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       3/22( 13%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
B20      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B22      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B23      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B24      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.35/4    ( 83%)
Total fan-in:                                 208/2304    (  9%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        10/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   1   5   0   8   7   8   1   8   0   8   8   8     62/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   1   5   0   8   7   8   1   8   0   8   8   8     62/0  



Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  67      -     -    B    --     OUTPUT                0    1    0    0  carry1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    B    24       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:167
   -      2     -    B    24       AND2                0    4    0    4  |LPM_ADD_SUB:141|addcore:adder|:175
   -      1     -    B    14       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:179
   -      5     -    B    20       AND2                0    4    0    4  |LPM_ADD_SUB:141|addcore:adder|:187
   -      8     -    B    20       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:191
   -      1     -    B    20       AND2                0    4    0    2  |LPM_ADD_SUB:141|addcore:adder|:199
   -      1     -    B    19       AND2                0    2    0    3  |LPM_ADD_SUB:141|addcore:adder|:203
   -      4     -    B    22       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:211
   -      1     -    B    22       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:219
   -      1     -    B    17       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:227
   -      4     -    B    17       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:235
   -      5     -    B    23       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:243
   -      8     -    B    23       AND2                0    3    0    4  |LPM_ADD_SUB:141|addcore:adder|:251
   -      2     -    B    18       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:255
   -      1     -    B    18       AND2                0    4    0    2  |LPM_ADD_SUB:141|addcore:adder|:263
   -      5     -    B    18       AND2                0    2    0    3  |LPM_ADD_SUB:141|addcore:adder|:267
   -      3     -    B    16       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:275
   -      6     -    B    16       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:279
   -      1     -    B    24       DFFE   +            0    4    1    0  ca (:3)
   -      7     -    B    16       DFFE   +            0    3    0    1  cnt1031 (:4)
   -      5     -    B    16       DFFE   +            0    3    0    2  cnt1030 (:5)
   -      4     -    B    16       DFFE   +            0    2    0    3  cnt1029 (:6)
   -      8     -    B    16       DFFE   +            0    3    0    2  cnt1028 (:7)
   -      3     -    B    14       DFFE   +            0    2    0    3  cnt1027 (:8)
   -      6     -    B    18       DFFE   +            0    2    0    2  cnt1026 (:9)
   -      4     -    B    18       DFFE   +            0    3    0    2  cnt1025 (:10)
   -      7     -    B    18       DFFE   +            0    3    0    3  cnt1024 (:11)
   -      3     -    B    18       DFFE   +            0    2    0    4  cnt1023 (:12)
   -      7     -    B    23       DFFE   +            0    3    0    2  cnt1022 (:13)
   -      6     -    B    23       DFFE   +            0    2    0    3  cnt1021 (:14)
   -      4     -    B    23       DFFE   +            0    3    0    2  cnt1020 (:15)
   -      2     -    B    23       DFFE   +            0    2    0    3  cnt1019 (:16)
   -      6     -    B    17       DFFE   +            0    3    0    2  cnt1018 (:17)
   -      3     -    B    17       DFFE   +            0    2    0    3  cnt1017 (:18)
   -      2     -    B    17       DFFE   +            0    3    0    2  cnt1016 (:19)
   -      5     -    B    17       DFFE   +            0    2    0    3  cnt1015 (:20)
   -      7     -    B    22       DFFE   +            0    3    0    2  cnt1014 (:21)
   -      6     -    B    22       DFFE   +            0    2    0    3  cnt1013 (:22)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久久久久久午夜片| 亚洲四区在线观看| 成人av网站免费| 爽爽淫人综合网网站| 国产亚洲一区字幕| 欧美一区二区三区在线电影| 99久久久久免费精品国产| 免费在线观看一区| 亚洲制服丝袜av| 亚洲欧美日韩一区| 国产欧美综合在线| 欧美电影免费提供在线观看| 一本久久a久久精品亚洲| 男男视频亚洲欧美| 国产日韩精品一区二区三区 | 国产精品麻豆一区二区 | 在线观看成人小视频| 国产成人av影院| 亚洲成av人片一区二区| 国产精品每日更新在线播放网址| 在线成人av网站| 一本色道亚洲精品aⅴ| 国产河南妇女毛片精品久久久| 亚洲福利一区二区三区| 亚洲日本一区二区三区| 久久久久97国产精华液好用吗| 欧美色综合网站| av影院午夜一区| 国产风韵犹存在线视精品| 日韩福利视频网| 亚洲一区二区欧美日韩| 亚洲三级免费电影| 久久久精品黄色| 制服.丝袜.亚洲.中文.综合| 欧美四级电影网| 在线观看av一区| 97se亚洲国产综合在线| 成人激情综合网站| 国产91精品久久久久久久网曝门| 男女性色大片免费观看一区二区| 亚洲综合999| 亚洲色图20p| 中文字幕亚洲区| 国产精品久久毛片av大全日韩| 久久免费电影网| 精品少妇一区二区三区在线播放| 欧美另类一区二区三区| 欧美片网站yy| 欧美日韩极品在线观看一区| 91麻豆国产精品久久| 99国产精品一区| 99久久伊人久久99| 99精品国产视频| 91蝌蚪porny成人天涯| 97精品电影院| 91老师国产黑色丝袜在线| 色综合久久中文综合久久97| 色婷婷综合久久久中文字幕| 色久综合一二码| 一本久久a久久免费精品不卡| 欧洲精品中文字幕| 欧美日韩在线播放一区| 欧美日本一区二区三区| 欧美一区二区在线免费播放| 欧美一区二区三区的| 欧美一二三区在线| 久久免费电影网| 国产精品美女www爽爽爽| 亚洲欧美日韩人成在线播放| 亚洲国产一区视频| 日韩成人午夜精品| 久久精品久久精品| 国产精品综合二区| 成人av综合在线| 91久久香蕉国产日韩欧美9色| 在线观看中文字幕不卡| 欧美放荡的少妇| 久久免费国产精品| 中文字幕一区二区三区在线播放| 亚洲精品国久久99热| 日韩二区三区在线观看| 国产高清精品在线| 欧美性高清videossexo| 在线观看视频一区| 日韩欧美卡一卡二| 国产精品大尺度| 天天操天天干天天综合网| 久久国产三级精品| youjizz久久| 4438x成人网最大色成网站| 精品日韩成人av| 久久久久久久久岛国免费| 一区二区三区四区蜜桃| 亚洲一卡二卡三卡四卡无卡久久| 蜜臀av一区二区| 91色在线porny| 日韩一区二区三区在线| 最新热久久免费视频| 美日韩一区二区| av不卡一区二区三区| 尤物视频一区二区| 国产成人免费视频精品含羞草妖精| 日本二三区不卡| 久久午夜羞羞影院免费观看| 亚洲一区二区三区中文字幕在线| 精品伊人久久久久7777人| 色综合天天综合狠狠| 精品国产乱码久久久久久蜜臀| 亚洲欧美日韩国产中文在线| 久久精品72免费观看| 色天天综合色天天久久| 久久影视一区二区| 亚洲成av人片www| 99久久精品免费精品国产| 欧美精品粉嫩高潮一区二区| 国产精品毛片久久久久久| 国产伦理精品不卡| 在线不卡中文字幕| 一个色综合网站| 成人综合在线观看| 欧美精品一区二区三区蜜臀| 午夜欧美在线一二页| 99国内精品久久| 久久久av毛片精品| 青青草97国产精品免费观看| 欧美午夜免费电影| 中文字幕一区三区| 成人在线综合网站| www成人在线观看| 轻轻草成人在线| 欧美精三区欧美精三区| 亚洲免费视频成人| 国产激情视频一区二区在线观看 | ...av二区三区久久精品| 精品一区二区免费在线观看| 欧美猛男超大videosgay| 亚洲美腿欧美偷拍| 成人免费观看视频| 久久久噜噜噜久久中文字幕色伊伊| 日韩二区三区在线观看| 欧美少妇bbb| 午夜伊人狠狠久久| 91久久久免费一区二区| 亚洲蜜桃精久久久久久久| 国产在线视频一区二区| 在线播放中文一区| 午夜精品视频在线观看| 欧美日韩www| 日韩国产在线观看一区| 欧美午夜精品久久久久久超碰 | 久久久久国产一区二区三区四区 | 精品日韩99亚洲| 久久精品久久精品| 久久午夜老司机| 国产精品白丝av| 国产精品网站在线| 97se亚洲国产综合在线| 一区二区在线观看不卡| 色婷婷久久久综合中文字幕| 亚洲一级二级三级| 日韩小视频在线观看专区| 蜜臀av一区二区在线观看| 欧美不卡视频一区| 国产九色sp调教91| 中文天堂在线一区| 色综合视频在线观看| 亚洲精品日日夜夜| 欧美色偷偷大香| 久久成人久久爱| 国产精品素人视频| 在线看不卡av| 奇米精品一区二区三区在线观看| 欧美精品一区二区三| 成人黄动漫网站免费app| 亚洲一级二级在线| 欧美xingq一区二区| 国产成人在线电影| 亚洲欧美成aⅴ人在线观看| 欧美日韩一区视频| 久久av资源站| 国产精品嫩草99a| 欧美性色综合网| 精品一区二区三区免费观看| 欧美国产一区二区| 欧美体内she精视频| 亚洲成a人v欧美综合天堂| 日韩精品中午字幕| 91女厕偷拍女厕偷拍高清| 天堂精品中文字幕在线| 国产拍揄自揄精品视频麻豆| 91在线国内视频| 日本不卡视频在线| 国产精品美日韩| 欧美日韩的一区二区| 国产精品一区二区你懂的| 国产精品视频看| 欧美日韩的一区二区| 国产精品88av| 亚洲成a人片在线观看中文| 国产欧美一区二区精品婷婷|