亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? div10.rpt

?? 采用MaxPlusII寫的一個小時鐘程序
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                              f:\study\vhdl\clock\div10.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/07/2003 14:50:54

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DIV10


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

div10     EPF10K10LC84-4   1      1      0    0         0  %    62       10 %

User Pins:                 1      1      0  



Project Information                              f:\study\vhdl\clock\div10.rpt

** FILE HIERARCHY **



|lpm_add_sub:141|
|lpm_add_sub:141|addcore:adder|
|lpm_add_sub:141|altshift:result_ext_latency_ffs|
|lpm_add_sub:141|altshift:carry_ext_latency_ffs|
|lpm_add_sub:141|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

***** Logic for device 'div10' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S  G     G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  N     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  I  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  N  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | carry1 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-4                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
B14      5/ 8( 62%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       4/22( 18%)   
B16      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
B17      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       3/22( 13%)   
B18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       3/22( 13%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
B20      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B22      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B23      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
B24      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.35/4    ( 83%)
Total fan-in:                                 208/2304    (  9%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        10/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   1   5   0   8   7   8   1   8   0   8   8   8     62/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   1   5   0   8   7   8   1   8   0   8   8   8     62/0  



Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  67      -     -    B    --     OUTPUT                0    1    0    0  carry1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                     f:\study\vhdl\clock\div10.rpt
div10

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    B    24       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:167
   -      2     -    B    24       AND2                0    4    0    4  |LPM_ADD_SUB:141|addcore:adder|:175
   -      1     -    B    14       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:179
   -      5     -    B    20       AND2                0    4    0    4  |LPM_ADD_SUB:141|addcore:adder|:187
   -      8     -    B    20       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:191
   -      1     -    B    20       AND2                0    4    0    2  |LPM_ADD_SUB:141|addcore:adder|:199
   -      1     -    B    19       AND2                0    2    0    3  |LPM_ADD_SUB:141|addcore:adder|:203
   -      4     -    B    22       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:211
   -      1     -    B    22       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:219
   -      1     -    B    17       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:227
   -      4     -    B    17       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:235
   -      5     -    B    23       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:243
   -      8     -    B    23       AND2                0    3    0    4  |LPM_ADD_SUB:141|addcore:adder|:251
   -      2     -    B    18       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:255
   -      1     -    B    18       AND2                0    4    0    2  |LPM_ADD_SUB:141|addcore:adder|:263
   -      5     -    B    18       AND2                0    2    0    3  |LPM_ADD_SUB:141|addcore:adder|:267
   -      3     -    B    16       AND2                0    3    0    3  |LPM_ADD_SUB:141|addcore:adder|:275
   -      6     -    B    16       AND2                0    2    0    1  |LPM_ADD_SUB:141|addcore:adder|:279
   -      1     -    B    24       DFFE   +            0    4    1    0  ca (:3)
   -      7     -    B    16       DFFE   +            0    3    0    1  cnt1031 (:4)
   -      5     -    B    16       DFFE   +            0    3    0    2  cnt1030 (:5)
   -      4     -    B    16       DFFE   +            0    2    0    3  cnt1029 (:6)
   -      8     -    B    16       DFFE   +            0    3    0    2  cnt1028 (:7)
   -      3     -    B    14       DFFE   +            0    2    0    3  cnt1027 (:8)
   -      6     -    B    18       DFFE   +            0    2    0    2  cnt1026 (:9)
   -      4     -    B    18       DFFE   +            0    3    0    2  cnt1025 (:10)
   -      7     -    B    18       DFFE   +            0    3    0    3  cnt1024 (:11)
   -      3     -    B    18       DFFE   +            0    2    0    4  cnt1023 (:12)
   -      7     -    B    23       DFFE   +            0    3    0    2  cnt1022 (:13)
   -      6     -    B    23       DFFE   +            0    2    0    3  cnt1021 (:14)
   -      4     -    B    23       DFFE   +            0    3    0    2  cnt1020 (:15)
   -      2     -    B    23       DFFE   +            0    2    0    3  cnt1019 (:16)
   -      6     -    B    17       DFFE   +            0    3    0    2  cnt1018 (:17)
   -      3     -    B    17       DFFE   +            0    2    0    3  cnt1017 (:18)
   -      2     -    B    17       DFFE   +            0    3    0    2  cnt1016 (:19)
   -      5     -    B    17       DFFE   +            0    2    0    3  cnt1015 (:20)
   -      7     -    B    22       DFFE   +            0    3    0    2  cnt1014 (:21)
   -      6     -    B    22       DFFE   +            0    2    0    3  cnt1013 (:22)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
粉嫩绯色av一区二区在线观看| 欧美色图在线观看| 在线亚洲精品福利网址导航| 制服丝袜成人动漫| 国产精品麻豆一区二区| 蜜臀av在线播放一区二区三区| 北条麻妃国产九九精品视频| 51午夜精品国产| 亚洲黄一区二区三区| 国产乱码精品一区二区三区忘忧草 | 国产人久久人人人人爽| 亚洲欧美视频在线观看| 精品影视av免费| 欧美性极品少妇| 亚洲人成网站影音先锋播放| 国产乱码精品一品二品| 精品免费日韩av| 午夜电影网一区| 欧美亚洲丝袜传媒另类| 国产精品久久久久三级| 国产精品一区二区免费不卡| 欧美大片免费久久精品三p| 夜夜操天天操亚洲| 91精品91久久久中77777| 专区另类欧美日韩| 成人aa视频在线观看| 久久无码av三级| 久久国产日韩欧美精品| 91精品国产高清一区二区三区蜜臀 | 久久众筹精品私拍模特| 日本美女一区二区| 欧美一区二区在线观看| 丝袜亚洲另类欧美| 在线不卡a资源高清| 日日夜夜免费精品视频| 91精品国产丝袜白色高跟鞋| 日韩不卡一二三区| 91精品国产综合久久小美女| 美美哒免费高清在线观看视频一区二区| 欧美色综合网站| 日韩国产成人精品| 欧美一二三区在线| 极品尤物av久久免费看| 国产日韩精品一区二区三区| 成人的网站免费观看| 综合精品久久久| 欧美自拍偷拍午夜视频| 日韩电影在线免费看| 91精品国产综合久久精品| 久久99久久99| 国产精品婷婷午夜在线观看| 99久久er热在这里只有精品15| 亚洲乱码国产乱码精品精可以看| 色婷婷国产精品综合在线观看| 亚洲一区二区三区视频在线| 日韩欧美国产一二三区| 高清久久久久久| 伊人夜夜躁av伊人久久| 欧美精品vⅰdeose4hd| 另类的小说在线视频另类成人小视频在线| 日韩一区二区三区av| 国产成a人亚洲| 亚洲国产综合91精品麻豆| 日韩精品专区在线影院观看| 成人小视频免费在线观看| 午夜亚洲国产au精品一区二区| 欧美日韩小视频| 韩国v欧美v亚洲v日本v| 亚洲九九爱视频| 日韩欧美精品在线视频| 99久久婷婷国产综合精品| 天堂久久一区二区三区| 欧美高清在线精品一区| 欧美日韩美女一区二区| 成人午夜精品一区二区三区| 婷婷成人激情在线网| 国产精品家庭影院| 日韩视频在线观看一区二区| 99久久久国产精品免费蜜臀| 久久99蜜桃精品| 一区二区三区日本| 国产欧美日韩另类视频免费观看| 在线观看日韩av先锋影音电影院| 精品一区二区三区在线观看国产| 亚洲精选视频免费看| 久久九九国产精品| 欧美一区二区三区性视频| av一区二区三区| 国产成人亚洲综合a∨婷婷图片| 亚洲一区免费视频| 中文字幕一区二区三区四区不卡| 欧美一区二区网站| 欧美专区在线观看一区| 波多野结衣亚洲| 国产主播一区二区| 男人的天堂亚洲一区| 亚洲超丰满肉感bbw| 亚洲摸摸操操av| 中文一区二区完整视频在线观看| 欧美一区二区三区啪啪| 欧美写真视频网站| 91高清视频免费看| 97精品国产97久久久久久久久久久久| 精品一二三四区| 青草国产精品久久久久久| 亚洲一区二区黄色| 中文字幕一区二区三区蜜月| 国产欧美精品区一区二区三区| 日韩欧美一区在线观看| 日韩一二三四区| 日韩一区二区电影| 欧美一级高清片| 日韩一二三区视频| 久久亚洲精品国产精品紫薇 | 国产成人鲁色资源国产91色综| 日韩av电影天堂| 三级亚洲高清视频| 日韩电影一区二区三区四区| 午夜精品123| 婷婷丁香激情综合| 男男gaygay亚洲| 国产在线精品国自产拍免费| 国产一区二区中文字幕| 国产成人啪午夜精品网站男同| 国产麻豆精品一区二区| 国产成人在线观看| 成人a免费在线看| 在线一区二区视频| 欧美群妇大交群的观看方式| 日韩一区二区在线观看视频 | 精品一二三四在线| 国产一区 二区| 99久久精品国产毛片| 91九色最新地址| 日韩一区二区三区四区五区六区| 51久久夜色精品国产麻豆| 精品久久久网站| 国产日韩v精品一区二区| 亚洲视频免费看| 日韩福利视频网| 国产福利一区在线观看| 91在线精品一区二区三区| 欧美午夜寂寞影院| 日韩免费高清av| 国产精品久久久爽爽爽麻豆色哟哟| 亚洲摸摸操操av| 精品一区二区三区日韩| proumb性欧美在线观看| 欧美揉bbbbb揉bbbbb| 精品国产伦理网| 亚洲欧美国产77777| 爽好久久久欧美精品| 91丨porny丨首页| 欧美最新大片在线看| 精品福利视频一区二区三区| 亚洲欧洲日产国码二区| 日韩av一区二区在线影视| 高清免费成人av| 日韩视频在线观看一区二区| 中文一区二区完整视频在线观看| 香蕉av福利精品导航| 国产精品一二三四| 欧美亚男人的天堂| 国产欧美日本一区二区三区| 亚洲成国产人片在线观看| 国产成人亚洲综合色影视| 在线成人av网站| 亚洲欧美成人一区二区三区| 久久99热这里只有精品| 在线观看日韩精品| 国产精品乱子久久久久| 九九在线精品视频| 9191久久久久久久久久久| 黄色精品一二区| 亚洲一区av在线| 久久免费午夜影院| 午夜av一区二区| 色视频一区二区| 亚洲国产成人午夜在线一区| 欧美a一区二区| 欧美日韩免费观看一区二区三区| 国产精品免费免费| 国内精品写真在线观看| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 中文字幕精品综合| 国产在线精品免费| 日韩精品影音先锋| 婷婷丁香久久五月婷婷| 欧美在线一区二区| 亚洲欧美日韩国产中文在线| 成人午夜激情视频| 国产无一区二区| 国产精品一区二区91| 精品理论电影在线| 久久不见久久见免费视频1| 7777精品伊人久久久大香线蕉的 | 亚洲国产视频在线| 色综合视频一区二区三区高清| 欧美国产一区二区在线观看| 国产一区不卡在线|