亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clk7.rpt

?? FPGA數字鐘的設計
?? RPT
字號:
Project Information                                             e:\wy\clk7.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/31/2006 16:42:28

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CLK7


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

clk7      EPM7032LC44-6    4        7        0      7       0           21 %

User Pins:                 4        7        0  



Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

***** Logic for device 'clk7' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                         d  d  
              d  d  d                    o  o  
              a  a  a                    u  u  
              t  t  t  V  G  G  G  G  G  t  t  
              a  a  a  C  N  N  N  N  N  e  e  
              2  1  0  C  D  D  D  D  D  6  5  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
   data3 |  7                                39 | doute4 
RESERVED |  8                                38 | doute3 
RESERVED |  9                                37 | doute2 
     GND | 10                                36 | doute1 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | doute0 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   7/16( 43%)   1/16(  6%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  4.00
Total fan-in:                                    28

Total input pins required:                       4
Total output pins required:                      7
Total bidirectional pins required:               0
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   25
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    7    0  data0
   5    (2)  (A)      INPUT               0      0   0    0    0    7    0  data1
   6    (3)  (A)      INPUT               0      0   0    0    0    7    0  data2
   7    (4)  (A)      INPUT               0      0   0    0    0    7    0  data3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B     OUTPUT      t        0      0   0    4    0    0    0  doute0
  36     22    B     OUTPUT      t        0      0   0    4    0    0    0  doute1
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  doute2
  38     20    B     OUTPUT      t        1      0   1    4    0    0    0  doute3
  39     19    B     OUTPUT      t        0      0   0    4    0    0    0  doute4
  40     18    B     OUTPUT      t        0      0   0    4    0    0    0  doute5
  41     17    B     OUTPUT      t        0      0   0    4    0    0    0  doute6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC23 doute0
        | +----------- LC22 doute1
        | | +--------- LC21 doute2
        | | | +------- LC20 doute3
        | | | | +----- LC19 doute4
        | | | | | +--- LC18 doute5
        | | | | | | +- LC17 doute6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * * * * | - * | <-- data0
5    -> * * * * * * * | - * | <-- data1
6    -> * * * * * * * | - * | <-- data2
7    -> * * * * * * * | - * | <-- data3


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                    e:\wy\clk7.rpt
clk7

** EQUATIONS **

data0    : INPUT;
data1    : INPUT;
data2    : INPUT;
data3    : INPUT;

-- Node name is 'doute0' 
-- Equation name is 'doute0', location is LC023, type is output.
 doute0  = LCELL( _EQ001 $ !data3);
  _EQ001 =  data0 & !data1 & !data2 & !data3
         # !data0 & !data1 &  data2 & !data3
         # !data1 & !data2 &  data3;

-- Node name is 'doute1' 
-- Equation name is 'doute1', location is LC022, type is output.
 doute1  = LCELL( _EQ002 $ !data3);
  _EQ002 =  data0 & !data1 &  data2 & !data3
         # !data0 &  data1 &  data2 & !data3
         # !data1 & !data2 &  data3;

-- Node name is 'doute2' 
-- Equation name is 'doute2', location is LC021, type is output.
 doute2  = LCELL( _EQ003 $ !data3);
  _EQ003 = !data0 &  data1 & !data2 & !data3
         # !data1 & !data2 &  data3;

-- Node name is 'doute3' 
-- Equation name is 'doute3', location is LC020, type is output.
 doute3  = LCELL( _EQ004 $ !data3);
  _EQ004 =  data0 &  data1 &  data2 & !data3
         #  data0 & !data1 & !data2 & !data3
         # !data0 & !data1 &  data2 & !data3
         # !data1 & !data2 &  data3;

-- Node name is 'doute4' 
-- Equation name is 'doute4', location is LC019, type is output.
 doute4  = LCELL( _EQ005 $ !data0);
  _EQ005 = !data0 &  data1 &  data3
         # !data0 & !data1 &  data2;

-- Node name is 'doute5' 
-- Equation name is 'doute5', location is LC018, type is output.
 doute5  = LCELL( _EQ006 $  VCC);
  _EQ006 =  data0 & !data2 & !data3
         #  data2 &  data3
         #  data1 & !data2;

-- Node name is 'doute6' 
-- Equation name is 'doute6', location is LC017, type is output.
 doute6  = LCELL( _EQ007 $ !data3);
  _EQ007 =  data0 &  data1 &  data2 & !data3
         # !data1 & !data2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                             e:\wy\clk7.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 6,236K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美一区二区在线视频| 午夜精品久久久久久久久久| 亚洲欧洲日韩综合一区二区| 日本欧美大码aⅴ在线播放| 国产成人在线观看| 欧美一卡二卡三卡| 一区二区激情小说| 成人高清免费在线播放| 2017欧美狠狠色| 蜜桃视频在线观看一区| 欧美视频完全免费看| 亚洲日本在线天堂| 成人性生交大片免费| 精品国产sm最大网站免费看| 午夜av一区二区三区| 欧美性色黄大片| 亚洲精品国产无套在线观| 成人免费高清在线观看| 精品国产麻豆免费人成网站| 日本不卡视频一二三区| 欧美日韩国产a| 亚洲r级在线视频| 欧美亚洲一区二区在线观看| 洋洋av久久久久久久一区| 91在线视频观看| 国产精品成人在线观看| 国产91精品露脸国语对白| 国产性天天综合网| 国产一区二区三区视频在线播放| 91精品久久久久久久99蜜桃| 视频一区在线视频| 欧美喷水一区二区| 午夜电影久久久| 欧美一区二区三区在线看| 日韩不卡手机在线v区| 日韩一区和二区| 看电视剧不卡顿的网站| 欧美刺激午夜性久久久久久久| 日韩精品欧美精品| 日韩免费在线观看| 国产乱人伦偷精品视频免下载| 久久色.com| 国产成人av影院| 综合久久国产九一剧情麻豆| 欧美伊人久久大香线蕉综合69| 亚洲国产欧美在线人成| 欧美一区二区三区四区视频| 久久av资源站| 中文字幕在线不卡一区| 在线观看视频一区| 丝袜美腿一区二区三区| 久久色在线观看| 91在线观看成人| 偷拍日韩校园综合在线| 精品国产sm最大网站免费看| 成人精品视频一区二区三区| 一区二区三区日韩欧美| 日韩一级高清毛片| 国产久卡久卡久卡久卡视频精品| 国产精品久久久久桃色tv| 欧洲av在线精品| 久久se这里有精品| 国产精品第五页| 欧美一区二区三区在线观看 | 舔着乳尖日韩一区| 欧美大片在线观看| 99r国产精品| 欧美aⅴ一区二区三区视频| 久久欧美中文字幕| 日本精品裸体写真集在线观看| 日本欧美久久久久免费播放网| 国产精品丝袜91| 欧美肥胖老妇做爰| www.日韩精品| 国内精品第一页| 亚洲第一二三四区| 国产精品色哟哟| 日韩三级免费观看| 色综合av在线| 丁香天五香天堂综合| 日韩成人免费电影| 亚洲精品国产高清久久伦理二区| 26uuu国产电影一区二区| 欧洲精品视频在线观看| 成人午夜免费电影| 久久 天天综合| 亚洲成人综合在线| 亚洲婷婷综合久久一本伊一区| 精品捆绑美女sm三区| 精品视频在线免费观看| 成人99免费视频| 国产呦精品一区二区三区网站| 亚洲成人www| 亚洲同性gay激情无套| 中日韩av电影| 国产欧美久久久精品影院| 日韩一区二区三区四区| 欧美日韩一区三区| 色婷婷激情一区二区三区| 粉嫩一区二区三区在线看| 久久99精品国产麻豆婷婷洗澡| 亚洲午夜电影在线| 亚洲日本在线视频观看| 中文字幕一区二区三区av| 久久久精品国产99久久精品芒果 | 99精品热视频| 国产91丝袜在线观看| 国产麻豆精品theporn| 麻豆精品在线视频| 蜜桃一区二区三区四区| 男女性色大片免费观看一区二区| 亚洲午夜在线观看视频在线| 亚洲麻豆国产自偷在线| 中文字幕一区二区三| 国产精品久久久久aaaa| 国产精品美女久久久久久| 国产日韩欧美在线一区| 久久久久国产精品厨房| 国产亚洲成年网址在线观看| 国产精品私房写真福利视频| 国产精品久久99| 亚洲丝袜美腿综合| 亚洲欧美另类图片小说| 亚洲综合一区二区三区| 亚洲成人免费视频| 日韩av中文字幕一区二区三区| 日韩成人精品在线| 国产一区二区看久久| 国产成人av电影在线播放| kk眼镜猥琐国模调教系列一区二区| 不卡一区二区三区四区| 91国产丝袜在线播放| 欧美日韩一区二区三区高清| 日韩免费观看2025年上映的电影| 精品国精品自拍自在线| 中文字幕巨乱亚洲| 亚洲男同性恋视频| 日韩1区2区日韩1区2区| 国产在线视视频有精品| 成人福利电影精品一区二区在线观看| 99视频超级精品| 欧美日韩精品系列| 久久亚洲精品国产精品紫薇| 日韩一区中文字幕| 无码av中文一区二区三区桃花岛| 老色鬼精品视频在线观看播放| 成人免费电影视频| 欧美三级一区二区| 久久久午夜精品理论片中文字幕| 日韩毛片精品高清免费| 秋霞电影网一区二区| 成人激情免费网站| 制服丝袜国产精品| 国产精品剧情在线亚洲| 日韩电影一二三区| aa级大片欧美| 精品va天堂亚洲国产| 一区二区三区在线高清| 久草热8精品视频在线观看| 99久久99精品久久久久久| 日韩色视频在线观看| 亚洲欧美色图小说| 国产精品 欧美精品| 欧美色偷偷大香| 国产精品久久久久影院老司| 免费不卡在线观看| 色婷婷综合久久久中文字幕| 26uuuu精品一区二区| 五月天丁香久久| 色先锋久久av资源部| 日本一区二区三区在线不卡| 日本在线不卡视频| 色哟哟精品一区| 国产精品久久久久久户外露出| 麻豆91免费看| 欧美日韩视频在线观看一区二区三区| 国产精品乱人伦中文| 国产一区二区久久| 日韩欧美在线123| 午夜精品久久久久久久久久| 91浏览器打开| 综合av第一页| 成+人+亚洲+综合天堂| 久久精品一区二区三区不卡牛牛| 蜜臀av一区二区在线免费观看 | 久久久精品欧美丰满| 美女视频一区二区| 91精品久久久久久久久99蜜臂| 一区二区成人在线| 色综合久久久久久久久| 国产精品久久久久永久免费观看| 国产乱码精品一区二区三区五月婷 | 久久精品国产精品青草| 欧美剧情片在线观看| 亚洲国产日韩在线一区模特| 色域天天综合网| 亚洲精品免费一二三区| 色综合久久综合网欧美综合网| 亚洲欧美偷拍卡通变态| 一本色道亚洲精品aⅴ|