亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? hz100.rpt

?? 這是一個用MAX+PLUSII開發FPGA(1K30器件)開發的李沙育圖形發生器(硬件描述語言部分)
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                 e:\mydesign\altera\maxplus\lisha\hz100.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 05/07/2005 17:31:10

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HZ100


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

hz100     EP1K30TC144-3    1      1      0    0         0  %    12       0  %

User Pins:                 1      1      0  



Project Information                 e:\mydesign\altera\maxplus\lisha\hz100.rpt

** FILE HIERARCHY **



|lpm_add_sub:40|
|lpm_add_sub:40|addcore:adder|
|lpm_add_sub:40|altshift:result_ext_latency_ffs|
|lpm_add_sub:40|altshift:carry_ext_latency_ffs|
|lpm_add_sub:40|altshift:oflow_ext_latency_ffs|


Device-Specific Information:        e:\mydesign\altera\maxplus\lisha\hz100.rpt
hz100

***** Logic for device 'hz100' compiled without errors.




Device: EP1K30TC144-3

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S V         S S S S S S S   S S S S S S  
                E E E E E   E E E E V E E E E   E C         E E E E E E E V E E E E E E  
                R R R R R   R R R R C R R R R   R C         R R R R R R R C R R R R R R  
                V V V V V G V V V V C V V V V G V I G G G G V V V V V V V C V V V V V V  
                E E E E E N E E E E I E E E E N E N N N N N E E E E E E E I E E E E E E  
                D D D D D D D D D D O D D D D D D T D D D D D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
       GND |  6                                                                         103 | VCCINT 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | clk_hu 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
    VCCINT | 16                                                                          93 | GND 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | RESERVED 
  RESERVED | 19                              EP1K30TC144-3                               90 | RESERVED 
  RESERVED | 20                                                                          89 | RESERVED 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | VCCINT 
       GND | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | RESERVED 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R V R G V G s G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E C E N C N y N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S C S D C D s D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E I E   I   c       E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R N R   N   l       R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V T V   T   k       V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:        e:\mydesign\altera\maxplus\lisha\hz100.rpt
hz100

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A2       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/96     (  1%)
Total logic cells used:                         12/1728   (  0%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 2.66/4    ( 66%)
Total fan-in:                                  32/6912    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     12
Total flipflops required:                       10
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/1728   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      4   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     12/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   4   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     12/0  



Device-Specific Information:        e:\mydesign\altera\maxplus\lisha\hz100.rpt
hz100

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G          ^    0    0    0    0  sysclk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:        e:\mydesign\altera\maxplus\lisha\hz100.rpt
hz100

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 101      -     -    A    --     OUTPUT                 0    1    0    0  clk_hu


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:        e:\mydesign\altera\maxplus\lisha\hz100.rpt
hz100

** BURIED LOGIC **

                                                    Fan-In    Fan-Out

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人精品视频一区二区三区| 欧美三级日本三级少妇99| 亚洲美女淫视频| 91麻豆精品国产91| 成人网在线免费视频| 日韩国产欧美在线视频| 亚洲天堂网中文字| 26uuu久久天堂性欧美| 中文字幕欧美三区| 69堂亚洲精品首页| 色综合视频在线观看| 国产在线视频一区二区三区| 成人欧美一区二区三区黑人麻豆 | 5858s免费视频成人| 成人18精品视频| 久久精品国产一区二区三| 玉米视频成人免费看| 中文字幕乱码久久午夜不卡| 日韩美女主播在线视频一区二区三区| 在线观看亚洲一区| 成人一区二区三区中文字幕| 国产在线精品免费| 美女mm1313爽爽久久久蜜臀| 性久久久久久久| 亚洲精品国产a| 中文字幕一区二区视频| 国产喂奶挤奶一区二区三区 | 国产精品成人一区二区三区夜夜夜| 日韩欧美你懂的| 欧美日韩黄色影视| 在线视频一区二区三区| 99精品久久免费看蜜臀剧情介绍 | 欧美日韩精品二区第二页| 久久免费视频色| 精品久久99ma| 日韩免费视频一区| 日韩精品自拍偷拍| 日韩欧美亚洲一区二区| 91麻豆精品国产91久久久使用方法 | 欧洲av在线精品| 色久综合一二码| 一本大道久久a久久综合| 成人高清av在线| 国产成人精品午夜视频免费 | 欧美三级一区二区| 欧美麻豆精品久久久久久| 一本一本久久a久久精品综合麻豆 一本一道波多野结衣一区二区 | 亚洲欧美另类图片小说| 国产精品久久久久久久第一福利| 国产精品日日摸夜夜摸av| 国产精品女人毛片| 中文字幕一区二区三区在线观看 | 国产日韩高清在线| 中文字幕不卡一区| 综合色中文字幕| 一区二区三区四区不卡在线 | 国内精品伊人久久久久影院对白| 久久99精品国产.久久久久| 麻豆精品一区二区三区| 国产在线视频一区二区三区| 国产精品99久久久久久宅男| 国产69精品久久久久777| 成人黄色国产精品网站大全在线免费观看 | 日韩电影一二三区| 久久99国产精品久久| 国产精品伊人色| 9l国产精品久久久久麻豆| 91在线精品一区二区| 欧美日韩美少妇| 久久蜜桃香蕉精品一区二区三区| 国产精品免费久久久久| 亚洲一区二区欧美日韩| 男女视频一区二区| 国产成人免费高清| 91电影在线观看| 日韩免费看的电影| 国产精品久久二区二区| 亚洲成人免费电影| 国产美女视频一区| 色哟哟在线观看一区二区三区| 欧美老女人第四色| 国产午夜精品在线观看| 亚洲国产裸拍裸体视频在线观看乱了| 麻豆精品在线看| 一本色道久久加勒比精品| 欧美一区二区私人影院日本| 国产视频一区在线播放| 亚洲成人自拍网| 国产不卡免费视频| 欧美精品xxxxbbbb| 国产精品看片你懂得| 日本成人中文字幕| 91麻豆精品视频| 亚洲精品一区二区三区香蕉| 亚洲欧美综合在线精品| 美女视频黄a大片欧美| 9久草视频在线视频精品| 日韩精品一区二区三区视频播放| 亚洲欧美日韩国产中文在线| 麻豆91精品91久久久的内涵| 91欧美激情一区二区三区成人| 日韩精品一区二区三区中文精品 | 中文乱码免费一区二区| 石原莉奈在线亚洲三区| 99视频一区二区| 2017欧美狠狠色| 三级在线观看一区二区| 91视频com| 久久久精品黄色| 久久成人免费网| 欧美日韩免费观看一区二区三区| 国产精品毛片久久久久久| 久久国内精品视频| 欧美日韩成人高清| 一区二区在线免费| 99热精品国产| 中文字幕欧美国产| 狠狠网亚洲精品| 日韩午夜电影av| 日韩精品每日更新| 欧美日韩免费不卡视频一区二区三区 | 欧美一区二区三区啪啪| 一区二区三区日韩精品视频| 不卡一区二区中文字幕| 国产欧美一区二区在线| 精品一区二区免费看| 日韩午夜电影在线观看| 日本va欧美va瓶| 欧美喷水一区二区| 亚洲成av人影院在线观看网| 欧美亚洲国产一区二区三区 | 717成人午夜免费福利电影| 性做久久久久久久免费看| 欧美亚洲动漫制服丝袜| 一区二区三区国产精华| 91麻豆精品视频| 亚洲制服欧美中文字幕中文字幕| 色综合久久88色综合天天免费| 《视频一区视频二区| 91在线播放网址| 亚洲欧美日韩在线不卡| 色av成人天堂桃色av| 亚洲精品va在线观看| 欧美日韩一级二级三级| 亚洲成av人片在线观看无码| 欧美日韩欧美一区二区| 日一区二区三区| 这里只有精品99re| 久久国产精品免费| 精品福利av导航| 国产成人av资源| 国产精品成人在线观看| 欧美中文字幕一区二区三区 | 欧美精品久久久久久久久老牛影院| 亚洲mv在线观看| 日韩免费一区二区| 国产成人亚洲综合色影视| 国产精品三级在线观看| 色综合中文综合网| 国产精品水嫩水嫩| a级精品国产片在线观看| 亚洲精品自拍动漫在线| 欧美日韩国产高清一区二区三区| 美国毛片一区二区| 国产三级欧美三级| 91在线一区二区三区| 亚洲大片一区二区三区| 精品国免费一区二区三区| 成人精品高清在线| 亚洲一二三区不卡| 久久综合久久鬼色中文字| 成人黄色电影在线| 丝袜亚洲精品中文字幕一区| 亚洲精品在线观| 欧美在线制服丝袜| 久久精品国产第一区二区三区| 国产欧美日韩麻豆91| 在线影院国内精品| 久久国产免费看| 亚洲视频 欧洲视频| 欧美一区二区三区视频| 丁香另类激情小说| 天堂va蜜桃一区二区三区| 国产精品麻豆视频| 91精品一区二区三区久久久久久| 福利一区二区在线| 午夜久久电影网| 国产精品系列在线| 日韩欧美亚洲国产另类| 91麻豆免费看| 国产盗摄女厕一区二区三区 | 免费成人结看片| 亚洲人成网站色在线观看| 日韩欧美国产三级电影视频| 99国产精品久久久久久久久久久| 蜜桃av一区二区在线观看| 亚洲激情自拍视频| 久久嫩草精品久久久精品| 制服.丝袜.亚洲.中文.综合| 91亚洲资源网|