亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sin.rpt

?? DDS在現在運用月來越廣泛
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        e:\ks\mydds\sin.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 09/01/2006 17:00:47

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

sin       EP1K10TC100-1    9      8      0    2040      16 %    0        0  %

User Pins:                 9      8      0  



Project Information                                        e:\ks\mydds\sin.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Can't find a definition for parameter "LPM_FILE" -- assuming "sin.mif" was intended to be a quoted string


** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                                        e:\ks\mydds\sin.rpt

** EMBEDDED ARRAYS **


|LPM_ROM:1|altrom:srom|content: MEMORY (
               width        =    8;
               depth        =  255;
               segmentsize  =  256;
               mode         = MEM_READONLY#MEM_INITIALIZED#MEM_REG_WADDR_CLK0#MEM_REG_WCTRL_CLK0;
               file         = "sin.mif";
         )
         OF SEGMENTS (
               |LPM_ROM:1|altrom:srom|segment0_7,
               |LPM_ROM:1|altrom:srom|segment0_6,
               |LPM_ROM:1|altrom:srom|segment0_5,
               |LPM_ROM:1|altrom:srom|segment0_4,
               |LPM_ROM:1|altrom:srom|segment0_3,
               |LPM_ROM:1|altrom:srom|segment0_2,
               |LPM_ROM:1|altrom:srom|segment0_1,
               |LPM_ROM:1|altrom:srom|segment0_0
);




Project Information                                        e:\ks\mydds\sin.rpt

** FILE HIERARCHY **



|lpm_rom:1|
|lpm_rom:1|altrom:srom|


Device-Specific Information:                               e:\ks\mydds\sin.rpt
sin

***** Logic for device 'sin' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R   A A A   R R R R   R R R R R R    
                  E E E E   E E   D D D   E E E E   E E E E E E    
                  S S S S   S S V D D D   S S S S   S S S S S S ^  
                  E E E E   E E C R R R   E E E E V E E E E E E D  
                # R R R R   R R C E E E   R R R R C R R R R R R A  
                T V V V V G V V I S S S G V V V V C V V V V V V T  
                C E E E E N E E N S S S N E E E E I E E E E E E A  
                K D D D D D D D T 4 3 5 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | ADDRESS0 
        q1 |  6                                                    70 | ADDRESS1 
        q5 |  7                                                    69 | q0 
        q3 |  8                                                    68 | ADDRESS2 
        q2 |  9                                                    67 | VCCIO 
        q7 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
        q6 | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
        q4 | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V A C A G G R V R R R R R R  
                E E E E E E E E E C N C D L D N N E C E E E E E E  
                S S S S S S S S S C D C D K D D D S C S S S S S S  
                E E E E E E E E E I   _ R   R _   E I E E E E E E  
                R R R R R R R R R N   C E   E C   R O R R R R R R  
                V V V V V V V V V T   K S   S K   V   V V V V V V  
                E E E E E E E E E     L S   S L   E   E E E E E E  
                D D D D D D D D D     K 7   6 K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                               e:\ks\mydds\sin.rpt
sin

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect
A25      8/16( 50%)   2/16( 12%)   6/16( 37%)    1/2    2/6       8/88(  9%)   


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            11/60     ( 18%)
Total logic cells used:                          0/576    (  0%)
Total embedded cells used:                       8/48     ( 16%)
Total EABs used:                                 1/3      ( 33%)
Average fan-in:                                 0.00/4    (  0%)
Total fan-in:                                   0/2304    (  0%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      0
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0      0/8  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0      0/8  



Device-Specific Information:                               e:\ks\mydds\sin.rpt
sin

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  71      -     -    A    --      INPUT             ^    0    0    0    8  ADDRESS0
  70      -     -    A    --      INPUT             ^    0    0    0    8  ADDRESS1
  68      -     -    A    --      INPUT             ^    0    0    0    8  ADDRESS2
  90      -     -    -    --      INPUT             ^    0    0    0    8  ADDRESS3
  91      -     -    -    --      INPUT             ^    0    0    0    8  ADDRESS4
  89      -     -    -    --      INPUT             ^    0    0    0    8  ADDRESS5
  40      -     -    -    --      INPUT             ^    0    0    0    8  ADDRESS6
  38      -     -    -    --      INPUT             ^    0    0    0    8  ADDRESS7
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  CLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               e:\ks\mydds\sin.rpt
sin

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
555夜色666亚洲国产免| 国产在线精品免费av| 国产喂奶挤奶一区二区三区| 欧美日韩国产综合一区二区 | 中文字幕亚洲视频| 久久女同精品一区二区| 欧美不卡一区二区三区| 欧美一区二区二区| 日韩精品中午字幕| 精品电影一区二区| 欧美国产日韩亚洲一区| 国产精品无人区| 国产精品久久网站| 亚洲女性喷水在线观看一区| 中文字幕乱码日本亚洲一区二区| 久久久久久久久久久电影| 久久综合色一综合色88| 精品久久人人做人人爽| 久久久午夜精品理论片中文字幕| 欧美精品一区二区三区四区| 国产欧美日韩不卡| 亚洲欧美国产三级| 亚洲成人av一区| 久久国产夜色精品鲁鲁99| 国产精品资源在线| 成人黄动漫网站免费app| 99国产精品久| 欧美日韩不卡一区| 久久久久国产一区二区三区四区| 国产午夜精品在线观看| 亚洲综合色视频| 日韩av电影天堂| 国产凹凸在线观看一区二区 | 国产精品理伦片| 亚洲国产一区二区三区| 热久久一区二区| 成人av电影免费在线播放| 色偷偷成人一区二区三区91| 欧美一级生活片| 中文字幕av资源一区| 性久久久久久久久| 国产a级毛片一区| 欧美日韩你懂的| 欧美国产精品一区二区| 亚洲另类中文字| 国内一区二区在线| 91一区二区在线观看| 欧美电视剧在线观看完整版| 日韩一区中文字幕| 国内成人精品2018免费看| 成人久久18免费网站麻豆| 欧美精品一级二级| 最新不卡av在线| 国产九色sp调教91| 欧美一区二区视频网站| 亚洲私人影院在线观看| 国产在线乱码一区二区三区| 在线精品视频免费观看| 国产无遮挡一区二区三区毛片日本| 亚洲成人黄色小说| 一本大道久久精品懂色aⅴ| 久久久精品综合| 麻豆精品在线看| 51久久夜色精品国产麻豆| 亚洲精品免费在线| 国产91在线|亚洲| 久久久天堂av| 国产伦精品一区二区三区视频青涩 | 亚洲自拍偷拍综合| 国产成人在线免费| 欧美变态tickling挠脚心| 亚洲高清在线视频| 欧美系列日韩一区| 一区二区三区在线高清| av电影在线观看一区| 国产亚洲一区二区三区| 久久精品国产精品亚洲综合| 欧美一级专区免费大片| 免费成人在线视频观看| 欧美日韩一区久久| 亚洲bt欧美bt精品777| 欧美性猛交一区二区三区精品| 亚洲精品乱码久久久久久| 日本伦理一区二区| 亚洲综合另类小说| 在线播放一区二区三区| 视频一区在线视频| 日韩一级二级三级精品视频| 日韩国产高清影视| 欧美大片国产精品| 国产成人自拍在线| 国产精品私人影院| 91香蕉视频在线| 一区二区三区日韩欧美| 欧美视频在线一区| 美女久久久精品| 26uuu国产在线精品一区二区| 国产一区二区三区黄视频| 国产日本一区二区| 在线视频国产一区| 天涯成人国产亚洲精品一区av| 日韩一区二区三区视频| 国产美女主播视频一区| 亚洲欧美综合网| 欧美日韩国产一级| 国产麻豆成人传媒免费观看| 中文字幕一区视频| 欧美一区二区日韩一区二区| 国产麻豆精品视频| 亚洲在线视频一区| 精品国产乱码久久久久久牛牛| 高清av一区二区| 亚洲国产色一区| 精品国产a毛片| 色狠狠综合天天综合综合| 日本亚洲一区二区| 亚洲欧洲无码一区二区三区| 欧美精品三级在线观看| 高清av一区二区| 婷婷久久综合九色综合伊人色| 久久久美女艺术照精彩视频福利播放| 99re成人精品视频| 看片网站欧美日韩| 一区二区在线免费观看| 精品国产1区2区3区| 91国偷自产一区二区使用方法| 精品一区二区久久| 亚洲精品国久久99热| 久久久五月婷婷| 日韩欧美中文字幕精品| 色综合天天综合狠狠| 国产精品一色哟哟哟| 午夜精品久久久久久久蜜桃app| 欧美韩国日本综合| 日韩精品一区二区三区中文精品| 一本一本大道香蕉久在线精品| 国产一区二区三区电影在线观看| 天堂av在线一区| 亚洲欧美视频在线观看视频| 国产亚洲va综合人人澡精品 | 欧美日韩国产影片| heyzo一本久久综合| 国产一区二区伦理片| 三级欧美韩日大片在线看| 伊人婷婷欧美激情| 亚洲欧洲成人精品av97| 国产偷国产偷精品高清尤物| 亚洲精品一区二区三区影院| 欧美日韩在线一区二区| 色综合久久久久久久久久久| 成人av集中营| 北岛玲一区二区三区四区| 国产一区二区伦理| 国产精品综合二区| 麻豆专区一区二区三区四区五区| 丝袜国产日韩另类美女| 亚洲成人激情社区| 国产一区二区三区综合| 日韩电影在线看| 免费在线观看一区二区三区| 肉丝袜脚交视频一区二区| 日韩av电影免费观看高清完整版 | 久久精品人人做人人综合 | 日本道色综合久久| 91在线免费看| 色婷婷激情一区二区三区| 色悠悠久久综合| 欧美视频一区二区三区在线观看| 在线一区二区三区四区五区 | 免费观看在线综合| 麻豆精品在线看| 国产精品综合视频| bt7086福利一区国产| 91麻豆高清视频| 在线日韩av片| 欧美精品1区2区| 2欧美一区二区三区在线观看视频| 精品国产91洋老外米糕| 国产精品久久久久永久免费观看| 中文字幕一区二区三区不卡在线| 亚洲综合视频在线| 日本伊人精品一区二区三区观看方式| 毛片一区二区三区| 国产91高潮流白浆在线麻豆 | 麻豆久久久久久| 成人av午夜电影| 欧美色精品在线视频| 日韩欧美精品在线视频| 欧美国产日韩a欧美在线观看| 午夜不卡av免费| 国产一区视频网站| 91麻豆福利精品推荐| 日韩欧美一二三| 国产精品美女久久久久aⅴ国产馆 国产精品美女久久久久av爽李琼 国产精品美女久久久久高潮 | 一区二区三区欧美在线观看| 日韩av电影一区| av电影在线观看完整版一区二区| 欧美日韩免费一区二区三区视频| 久久免费精品国产久精品久久久久| 中文字幕在线播放不卡一区|