亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dds.rpt

?? DDS在現在運用月來越廣泛
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                           e:\mydds\dds.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 08/26/2006 10:56:53

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DDS


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

dds       EPF10K10LC84-3   3      8      0    0         0  %    14       2  %

User Pins:                 3      8      0  



Project Information                                           e:\mydds\dds.rpt

** FILE HIERARCHY **



|lpm_add_sub:171|
|lpm_add_sub:171|addcore:adder|
|lpm_add_sub:171|altshift:result_ext_latency_ffs|
|lpm_add_sub:171|altshift:carry_ext_latency_ffs|
|lpm_add_sub:171|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:242|
|lpm_add_sub:242|addcore:adder|
|lpm_add_sub:242|altshift:result_ext_latency_ffs|
|lpm_add_sub:242|altshift:carry_ext_latency_ffs|
|lpm_add_sub:242|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                  e:\mydds\dds.rpt
dds

***** Logic for device 'dds' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V     C  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E     L  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  X  K  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | ADDRESS2 
    VCCINT | 20                                                              66 | RESERVED 
  ADDRESS0 | 21                                                              65 | ADDRESS1 
  ADDRESS6 | 22                        EPF10K10LC84-3                        64 | ADDRESS3 
  ADDRESS5 | 23                                                              63 | VCCINT 
  ADDRESS4 | 24                                                              62 | RESERVED 
  ADDRESS7 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  S  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  T  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  A  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  R  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  T  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                  e:\mydds\dds.rpt
dds

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B11      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       3/22( 13%)   
B13      6/ 8( 75%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             8/53     ( 15%)
Total logic cells used:                         14/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.50/4    ( 87%)
Total fan-in:                                  49/2304    (  2%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     14
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   8   0   0   6   0   0   0   0   0   0   0   0   0   0   0     14/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   8   0   0   6   0   0   0   0   0   0   0   0   0   0   0     14/0  



Device-Specific Information:                                  e:\mydds\dds.rpt
dds

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  CLK
  42      -     -    -    --      INPUT                0    0    0    8  START
   2      -     -    -    --      INPUT                0    0    0    8  X


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                  e:\mydds\dds.rpt
dds

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  21      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS0
  65      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS1
  67      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS2
  64      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS3
  24      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS4
  23      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS5
  22      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS6
  25      -     -    B    --     OUTPUT                0    1    0    0  ADDRESS7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                  e:\mydds\dds.rpt
dds

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    B    13       AND2                0    2    0    1  |LPM_ADD_SUB:171|addcore:adder|:119
   -      4     -    B    13       AND2                0    3    0    1  |LPM_ADD_SUB:171|addcore:adder|:123
   -      3     -    B    13       AND2                0    4    0    4  |LPM_ADD_SUB:171|addcore:adder|:127
   -      3     -    B    11       AND2                0    2    0    1  |LPM_ADD_SUB:171|addcore:adder|:131
   -      5     -    B    11       AND2                0    3    0    1  |LPM_ADD_SUB:171|addcore:adder|:135
   -      7     -    B    11       AND2                0    4    0    1  |LPM_ADD_SUB:171|addcore:adder|:139
   -      8     -    B    11       DFFE   +            2    1    1    0  REGIS13 (:12)
   -      2     -    B    11       DFFE   +            2    1    1    1  REGIS12 (:13)
   -      4     -    B    11       DFFE   +            2    1    1    2  REGIS11 (:14)
   -      6     -    B    11       DFFE   +            2    1    1    3  REGIS10 (:15)
   -      7     -    B    13       DFFE   +            2    1    1    1  REGIS9 (:16)
   -      1     -    B    13       DFFE   +            2    1    1    2  REGIS8 (:17)
   -      5     -    B    13       DFFE   +            2    1    1    3  REGIS7 (:18)
   -      1     -    B    11       DFFE   +            2    0    1    4  REGIS6 (:19)


Code:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕国产一区二区| 日本伊人色综合网| 亚洲欧美偷拍卡通变态| 国产欧美一区二区精品性色| 欧美大片免费久久精品三p| 欧美精品v国产精品v日韩精品| 欧美日韩午夜在线视频| 欧美性猛片aaaaaaa做受| 欧洲日韩一区二区三区| 色综合久久精品| 91在线观看美女| 色综合激情五月| 欧美午夜精品一区二区蜜桃| 欧美午夜精品一区| 91麻豆精品国产91久久久久久| 欧美三级中文字幕| 91精品国产一区二区人妖| 日韩欧美色综合| 精品久久久久久久久久久久包黑料 | 奇米影视一区二区三区小说| 夜夜嗨av一区二区三区中文字幕| 亚洲午夜精品久久久久久久久| 一区二区三区精品视频在线| 一区二区三区日韩精品视频| 午夜精品一区在线观看| 日本不卡视频一二三区| 另类调教123区| 国产精品一区久久久久| www.亚洲色图.com| 91久久国产最好的精华液| 欧美蜜桃一区二区三区| 精品国产亚洲在线| 中文字幕在线观看不卡| 亚洲综合在线电影| 老司机免费视频一区二区三区| 精品亚洲aⅴ乱码一区二区三区| 亚洲午夜久久久久久久久久久| 免费观看久久久4p| 国产高清久久久| 欧美韩国日本不卡| 亚洲综合区在线| 亚洲图片欧美视频| 亚洲国产va精品久久久不卡综合| 亚洲午夜激情av| 免播放器亚洲一区| 国产福利一区在线观看| 99在线热播精品免费| 91小视频免费看| 欧美吞精做爰啪啪高潮| 555夜色666亚洲国产免| 欧美日韩一区二区三区视频 | 欧美性高清videossexo| 欧美激情在线一区二区三区| 精品国产91洋老外米糕| 国产精品女上位| 中文字幕乱码亚洲精品一区| 欧美日韩二区三区| 精品盗摄一区二区三区| 国产精品嫩草久久久久| 亚洲国产精品人人做人人爽| 男女男精品网站| 国产精品2024| 欧美在线免费观看视频| 精品久久99ma| 日韩毛片高清在线播放| 美女网站色91| 色综合久久中文字幕综合网| 日韩精品在线看片z| 亚洲欧洲日韩av| 日本强好片久久久久久aaa| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 精品日韩成人av| 亚洲欧洲成人自拍| 美腿丝袜在线亚洲一区| 99久久精品一区| 欧美tk—视频vk| 亚洲一区二区三区四区中文字幕| 久久99精品久久久久久动态图| 91丨porny丨首页| 日韩精品专区在线影院重磅| 亚洲激情第一区| 国产麻豆成人精品| 欧美精品一二三| 一色桃子久久精品亚洲| 麻豆精品蜜桃视频网站| 18欧美亚洲精品| 色综合久久中文字幕综合网| 欧美r级在线观看| 夜夜嗨av一区二区三区| 国产成人在线视频网址| 日韩视频不卡中文| 亚洲一区在线视频观看| 成人性色生活片| 日韩精品一区二区三区老鸭窝| 亚洲猫色日本管| 粉嫩13p一区二区三区| 欧美一区二区精品在线| 一区二区三区美女视频| 成人午夜短视频| 久久综合狠狠综合久久激情 | 欧美精品一区二区三区在线播放| 一区二区三区.www| 99精品视频在线播放观看| 2024国产精品| 美腿丝袜亚洲色图| 精品久久久久一区| 日本vs亚洲vs韩国一区三区二区| 在线日韩国产精品| 中文字幕视频一区| 福利一区在线观看| 亚洲123区在线观看| 91免费看视频| 亚洲高清中文字幕| 欧美综合久久久| 亚洲精品久久7777| 91丨porny丨最新| 亚洲日本青草视频在线怡红院| 成人性生交大片| 国产精品嫩草影院com| 成人av午夜电影| 久久综合久久99| 五月婷婷欧美视频| 欧美老女人第四色| 丝袜美腿亚洲一区| 欧美一区二区啪啪| 美国十次了思思久久精品导航| 日韩色视频在线观看| 美女被吸乳得到大胸91| 欧美大片一区二区| 国产一区二区不卡| 久久噜噜亚洲综合| 成人午夜视频福利| 中文字幕日韩一区| 在线视频国内自拍亚洲视频| 亚洲综合久久久| 欧美日韩综合色| 亚洲高清不卡在线| 精品国产一区二区三区久久影院 | 国产盗摄精品一区二区三区在线| 日本一区免费视频| 狠狠色狠狠色合久久伊人| 欧美成人三级在线| 国产乱子轮精品视频| 久久久精品国产99久久精品芒果| 国产suv精品一区二区6| 国产精品国产馆在线真实露脸| 99久久99久久精品免费观看| 亚洲综合男人的天堂| 欧美日韩高清不卡| 国模大尺度一区二区三区| 亚洲国产高清在线观看视频| 91性感美女视频| 日韩高清中文字幕一区| 国产亚洲婷婷免费| 日本韩国欧美三级| 麻豆免费精品视频| 国产精品色哟哟网站| 91精彩视频在线| 亚洲人成小说网站色在线| 欧美日韩电影在线播放| 欧美日韩三级一区| 美腿丝袜在线亚洲一区| 国产精品美女一区二区三区| 欧美视频一区二区三区| 久久99精品国产麻豆不卡| 欧美激情资源网| 色老汉一区二区三区| 全国精品久久少妇| 久久伊99综合婷婷久久伊| 国产成人精品在线看| 婷婷夜色潮精品综合在线| 日韩欧美专区在线| 国产69精品久久99不卡| 青青草一区二区三区| 国产精品电影一区二区三区| 欧美丰满嫩嫩电影| 国产91露脸合集magnet| 亚洲国产aⅴ成人精品无吗| 国产日韩在线不卡| 欧美日韩mp4| voyeur盗摄精品| 久久99热99| 亚洲福利一区二区三区| 亚洲国产岛国毛片在线| 欧美日韩国产综合一区二区| 久久国产精品色| 婷婷成人激情在线网| 中文字幕亚洲视频| 久久伊99综合婷婷久久伊| 欧美日本在线看| 91天堂素人约啪| 国产一区二区导航在线播放| 天天色天天操综合| 亚洲激情五月婷婷| 国产日韩欧美精品在线| 欧美影院精品一区| 成人免费视频国产在线观看| 国产成人一区在线| 久久成人精品无人区| 亚洲电影第三页|