亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? countled.rpt

?? 用CPLD控制LED、數碼管的顯示源代碼
?? RPT
字號:
Project Information                               d:\7128slc84-15\countled.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/30/2005 14:11:56

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

countled  EPM7032LC44-6    1        3        0      5       0           15 %

User Pins:                 1        3        0  



Project Information                               d:\7128slc84-15\countled.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'k' chosen for auto global Clock


Project Information                               d:\7128slc84-15\countled.rpt

** FILE HIERARCHY **



|lpm_add_sub:39|
|lpm_add_sub:39|addcore:adder|
|lpm_add_sub:39|addcore:adder|addcore:adder0|
|lpm_add_sub:39|altshift:result_ext_latency_ffs|
|lpm_add_sub:39|altshift:carry_ext_latency_ffs|
|lpm_add_sub:39|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

***** Logic for device 'countled' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R  R                          
              E  E  E                          
              S  S  S                          
              E  E  E                          
              R  R  R                          
              V  V  V  V  G  G  G     G        
              E  E  E  C  N  N  N     N  a  a  
              D  D  D  C  D  D  D  k  D  0  1  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | a2 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   0/16(  0%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     5/16( 31%)   3/16( 18%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             3/32     (  9%)
Total logic cells used:                          5/32     ( 15%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    5/32     ( 15%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.40
Total fan-in:                                    17

Total input pins required:                       1
Total output pins required:                      3
Total bidirectional pins required:               0
Total logic cells required:                      5
Total flipflops required:                        3
Total product terms required:                    9
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  k


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    0    3    1    2  a0
  40     18    B         FF   +  t        0      0   0    0    3    3    2  a1
  39     19    B         FF   +  t        0      0   0    0    3    3    1  a2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (38)    20    B       SOFT      t        0      0   0    0    2    1    0  |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node1
 (37)    21    B       SOFT      t        0      0   0    0    3    1    0  |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                   Logic cells placed in LAB 'B'
        +--------- LC17 a0
        | +------- LC18 a1
        | | +----- LC19 a2
        | | | +--- LC20 |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node1
        | | | | +- LC21 |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node2
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'B'
LC      | | | | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * - - * * | - * | <-- a0
LC18 -> * * * * * | - * | <-- a1
LC19 -> * * * - * | - * | <-- a2
LC20 -> - * - - - | - * | <-- |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node1
LC21 -> - - * - - | - * | <-- |lpm_add_sub:39|addcore:adder|addcore:adder0|result_node2

Pin
43   -> - - - - - | - - | <-- k


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                      d:\7128slc84-15\countled.rpt
countled

** EQUATIONS **

k        : INPUT;

-- Node name is 'a0' = ':38' 
-- Equation name is 'a0', type is output 
 a0      = TFFE(!_EQ001, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ001 = !a0 &  a1 &  a2;

-- Node name is 'a1' = ':37' 
-- Equation name is 'a1', type is output 
 a1      = DFFE( _EQ002 $  _LC020, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ002 =  a1 &  a2 &  _LC020;

-- Node name is 'a2' = ':36' 
-- Equation name is 'a2', type is output 
 a2      = DFFE( _EQ003 $  _LC021, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ003 =  a1 &  a2 &  _LC021;

-- Node name is '|lpm_add_sub:39|addcore:adder|addcore:adder0|result_node1' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC020', type is buried 
_LC020   = LCELL(!a1 $ !a0);

-- Node name is '|lpm_add_sub:39|addcore:adder|addcore:adder0|result_node2' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC021', type is buried 
_LC021   = LCELL( a2 $  _EQ004);
  _EQ004 =  a0 &  a1;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                               d:\7128slc84-15\countled.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 4,010K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
首页国产丝袜综合| 成人欧美一区二区三区白人| 日韩精品一二区| 日韩欧美国产三级| 国产在线播放一区二区三区| 久久久精品国产免大香伊| 粉嫩久久99精品久久久久久夜| 国产精品区一区二区三区| 99久久精品国产导航| 亚洲综合精品久久| 91精品国产一区二区| 国内精品国产成人国产三级粉色| 国产欧美精品一区| 91麻豆国产在线观看| 日韩精品亚洲专区| 久久久99精品久久| 欧美色综合天天久久综合精品| 蜜臀av一区二区在线免费观看| 国产人妖乱国产精品人妖| 91国产丝袜在线播放| 久久99在线观看| 亚洲少妇30p| 欧美精品国产精品| 国产福利精品一区| 亚洲综合图片区| 2019国产精品| 欧美亚洲高清一区| 国产一区二区毛片| 亚洲一区二区中文在线| 久久久久久一级片| 欧美性一二三区| 国产成人无遮挡在线视频| 亚洲午夜久久久久久久久久久| 欧美r级电影在线观看| 91免费国产视频网站| 麻豆成人综合网| 亚洲情趣在线观看| 2021久久国产精品不只是精品| 欧美系列日韩一区| 99视频一区二区| 国产一区二区不卡老阿姨| 亚洲国产另类av| 国产精品福利一区| 久久久国产综合精品女国产盗摄| 欧美日韩视频一区二区| 99r国产精品| 国产99久久久国产精品潘金| 日韩av中文字幕一区二区| 亚洲女同一区二区| 国产精品全国免费观看高清 | 亚洲综合久久久久| 国产精品久久三| 国产视频一区二区在线| 日韩免费一区二区三区在线播放| 欧美日韩久久一区二区| 色综合天天性综合| 成人性生交大片免费看在线播放 | 久久久91精品国产一区二区精品| 制服.丝袜.亚洲.中文.综合| 91精品福利视频| 成av人片一区二区| 不卡视频在线观看| 成人动漫中文字幕| 成人av在线网站| 成人福利视频在线| 成人国产在线观看| hitomi一区二区三区精品| 国产成人一级电影| 国产成人免费视频网站| 国产精品一级黄| 国产精品综合一区二区三区| 美女在线视频一区| 美女久久久精品| 美女视频第一区二区三区免费观看网站| 日日夜夜精品免费视频| 日韩中文字幕麻豆| 日本不卡不码高清免费观看| 亚洲一区成人在线| 天天影视色香欲综合网老头| 日韩电影免费在线观看网站| 麻豆成人91精品二区三区| 无码av免费一区二区三区试看| 天天影视网天天综合色在线播放| 人禽交欧美网站| 狠狠色丁香久久婷婷综合丁香| 国产资源在线一区| 成人91在线观看| 91福利在线观看| 欧美日韩高清一区二区三区| 91精品国产综合久久久久| 日韩一本二本av| 国产日韩欧美电影| 亚洲乱码国产乱码精品精的特点| 一区二区三区视频在线看| 日韩av在线免费观看不卡| 国产一区二区三区四区在线观看| 国产成人精品一区二区三区四区| 91麻豆福利精品推荐| 欧美电影在线免费观看| 精品999在线播放| 亚洲同性同志一二三专区| 日韩精品视频网| 国产传媒日韩欧美成人| 在线看一区二区| 日韩欧美资源站| 中文字幕日本不卡| 午夜精品爽啪视频| 国产精品一区在线观看乱码 | 久久精品人人爽人人爽| 亚洲欧美一区二区三区极速播放| 视频一区视频二区中文| 国产乱人伦偷精品视频免下载| 91在线一区二区三区| 日韩一级完整毛片| 成人欧美一区二区三区黑人麻豆 | 色激情天天射综合网| 欧美一级电影网站| 国产精品成人免费| 蜜臀va亚洲va欧美va天堂| 4438x亚洲最大成人网| 精品国产伦一区二区三区免费 | 欧美日韩国产精品自在自线| 精品国产成人在线影院| 亚洲欧美激情小说另类| 韩国在线一区二区| 欧美日韩一区二区三区四区| 国产欧美一区二区精品性色超碰| 午夜欧美视频在线观看| 成人av免费在线观看| 欧美韩国日本不卡| 美脚の诱脚舐め脚责91| 91久久精品一区二区三| 国产欧美精品一区| 久久er99精品| 91麻豆精品国产91久久久久久| 亚洲日本欧美天堂| 国产美女视频91| 日韩欧美亚洲国产另类| 亚洲一区二区三区在线看| 粉嫩aⅴ一区二区三区四区 | 亚洲色图欧洲色图| 国产一区二区三区电影在线观看| 欧美电影影音先锋| 夜夜操天天操亚洲| 一本久道久久综合中文字幕| 国产精品乱码一区二三区小蝌蚪| 激情五月婷婷综合| 欧美一区日韩一区| 亚洲va欧美va天堂v国产综合| 91在线无精精品入口| 国产精品视频第一区| 国产精品一区二区在线观看不卡| 欧美一级日韩一级| 日韩va亚洲va欧美va久久| 欧美三级日韩三级| 午夜一区二区三区视频| 在线视频一区二区三区| 亚洲三级电影网站| 91麻豆国产在线观看| **欧美大码日韩| 99精品桃花视频在线观看| 中文字幕 久热精品 视频在线| 国产最新精品免费| 久久久激情视频| 成人精品国产一区二区4080| 国产精品午夜在线| 99久久久国产精品免费蜜臀| 国产精品丝袜在线| 91免费国产在线观看| 一级日本不卡的影视| 欧美日韩成人激情| 麻豆精品在线播放| 久久精品亚洲乱码伦伦中文| 国产成人精品亚洲午夜麻豆| 国产亚洲午夜高清国产拍精品 | 亚洲女同女同女同女同女同69| 91亚洲精华国产精华精华液| 亚洲免费电影在线| 欧美中文字幕久久| 蜜桃精品在线观看| 久久亚洲综合色| eeuss鲁片一区二区三区在线观看| 1000部国产精品成人观看| 欧美性视频一区二区三区| 午夜精品aaa| 久久色在线视频| 95精品视频在线| 午夜电影一区二区| 久久品道一品道久久精品| 成人免费毛片嘿嘿连载视频| 亚洲免费观看高清完整版在线 | 欧美伊人久久久久久午夜久久久久| 亚洲小说欧美激情另类| 欧美videos中文字幕| 大桥未久av一区二区三区中文| 亚洲精品伦理在线| 日韩情涩欧美日韩视频| www.欧美精品一二区| 韩国女主播一区二区三区| 中文字幕欧美日本乱码一线二线|