亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? addr_chose.rpt

?? 用CPLD控制LED、數(shù)碼管的顯示源代碼
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                             d:\rest_1\res_3\addr_chose.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/01/2005 17:32:05

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

addr_chose
      EPM7064SLC84-5       31       11       0      34      29          53 %

User Pins:                 31       11       0  



Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt
addr_chose

***** Logic for device 'addr_chose' compiled without errors.




Device: EPM7064SLC84-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                                                                             
                                                                             
                                      V                                      
                                      C                          V           
                                      C                 w  w  w  C  w  w  w  
                          G           I  G  G  G  G  G  e  e  e  C  e  e  e  
              f  f  f  g  N  g  g  g  N  N  N  N  N  N  i  i  i  I  i  i  i  
              1  2  3  0  D  1  2  3  T  D  D  D  D  D  6  5  0  O  4  3  2  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
      e0 | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | RESERVED 
    #TDI | 14                                                              72 | GND 
      e1 | 15                                                              71 | #TDO 
      e2 | 16                                                              70 | wei1 
      e3 | 17                                                              69 | RESERVED 
      f0 | 18                                                              68 | RESERVED 
     GND | 19                                                              67 | RESERVED 
   addr1 | 20                                                              66 | VCCIO 
   addr2 | 21                                                              65 | RESERVED 
   addr0 | 22                        EPM7064SLC84-5                        64 | RESERVED 
    #TMS | 23                                                              63 | RESERVED 
RESERVED | 24                                                              62 | #TCK 
      a3 | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | outio3 
      a2 | 27                                                              59 | GND 
      d1 | 28                                                              58 | RESERVED 
      b3 | 29                                                              57 | RESERVED 
      a0 | 30                                                              56 | outio2 
      a1 | 31                                                              55 | outio1 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              c  c  d  c  c  V  d  d  b  G  V  b  b  R  G  R  R  R  o  R  V  
              0  1  2  2  3  C  0  3  2  N  C  0  1  E  N  E  E  E  u  E  C  
                             C           D  C        S  D  S  S  S  t  S  C  
                             I              I        E     E  E  E  i  E  I  
                             O              N        R     R  R  R  o  R  O  
                                            T        V     V  V  V  0  V     
                                                     E     E  E  E     E     
                                                     D     D  D  D     D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt
addr_chose

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  16/16(100%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     2/16( 12%)  15/16( 93%)  16/16(100%)  17/36( 47%) 
C:    LC33 - LC48    16/16(100%)   7/16( 43%)   5/16( 31%)  25/36( 69%) 
D:    LC49 - LC64    16/16(100%)   8/16( 50%)   9/16( 56%)  18/36( 50%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            46/64     ( 71%)
Total logic cells used:                         34/64     ( 53%)
Total shareable expanders used:                 29/64     ( 45%)
Total Turbo logic cells used:                   34/64     ( 53%)
Total shareable expanders not available (n/a):   1/64     (  1%)
Average fan-in:                                  5.08
Total fan-in:                                   173

Total input pins required:                      31
Total fast input logic cells required:           0
Total output pins required:                     11
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     34
Total flipflops required:                        0
Total product terms required:                   95
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          28

Synthesized logic cells:                        23/  64   ( 35%)



Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt
addr_chose

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  22    (1)  (A)      INPUT               0      0   0    0    0   11   23  addr0
  20    (3)  (A)      INPUT               0      0   0    0    0   11   23  addr1
  21    (2)  (A)      INPUT               0      0   0    0    0   11   23  addr2
  30   (26)  (B)      INPUT               0      0   0    0    0    1    1  a0
  31   (25)  (B)      INPUT               0      0   0    0    0    1    1  a1
  27   (29)  (B)      INPUT               0      0   0    0    0    1    1  a2
  25   (30)  (B)      INPUT               0      0   0    0    0    1    1  a3
  44   (33)  (C)      INPUT               0      0   0    0    0    0    1  b0
  45   (34)  (C)      INPUT               0      0   0    0    0    0    1  b1
  41   (17)  (B)      INPUT               0      0   0    0    0    0    1  b2
  29   (27)  (B)      INPUT               0      0   0    0    0    0    2  b3
  33   (24)  (B)      INPUT               0      0   0    0    0    0    1  c0
  34   (23)  (B)      INPUT               0      0   0    0    0    0    1  c1
  36   (21)  (B)      INPUT               0      0   0    0    0    0    1  c2
  37   (20)  (B)      INPUT               0      0   0    0    0    0    1  c3
  39   (19)  (B)      INPUT               0      0   0    0    0    0    1  d0
  28   (28)  (B)      INPUT               0      0   0    0    0    0    1  d1
  35   (22)  (B)      INPUT               0      0   0    0    0    0    1  d2
  40   (18)  (B)      INPUT               0      0   0    0    0    0    1  d3
  12    (9)  (A)      INPUT               0      0   0    0    0    0    1  e0
  15    (7)  (A)      INPUT               0      0   0    0    0    0    1  e1
  16    (6)  (A)      INPUT               0      0   0    0    0    0    1  e2
  17    (5)  (A)      INPUT               0      0   0    0    0    0    2  e3
  18    (4)  (A)      INPUT               0      0   0    0    0    0    1  f0
  11   (10)  (A)      INPUT               0      0   0    0    0    0    1  f1
  10   (11)  (A)      INPUT               0      0   0    0    0    0    1  f2
   9   (12)  (A)      INPUT               0      0   0    0    0    0    1  f3
   8   (13)  (A)      INPUT               0      0   0    0    0    0    1  g0
   6   (14)  (A)      INPUT               0      0   0    0    0    0    1  g1
   5   (15)  (A)      INPUT               0      0   0    0    0    0    1  g2
   4   (16)  (A)      INPUT               0      0   0    0    0    0    1  g3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt
addr_chose

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  51     39    C     OUTPUT      t        1      1   0    4    1    0    0  outio0
  55     42    C     OUTPUT      t        1      1   0    4    1    0    0  outio1
  56     43    C     OUTPUT      t        1      1   0    4    1    0    0  outio2
  60     46    C     OUTPUT      t        1      1   0    4    1    0    0  outio3
  79     62    D     OUTPUT      t        1      1   0    3    1    0    0  wei0
  70     55    D     OUTPUT      t        1      1   0    3    1    0    0  wei1
  75     59    D     OUTPUT      t        1      1   0    3    1    0    0  wei2
  76     60    D     OUTPUT      t        1      1   0    3    1    0    0  wei3
  77     61    D     OUTPUT      t        1      1   0    3    1    0    0  wei4
  80     63    D     OUTPUT      t        1      1   0    3    1    0    0  wei5
  81     64    D     OUTPUT      t        1      1   0    3    1    0    0  wei6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt
addr_chose

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (61)    47    C       SOFT    s t        3      3   0    5    2    1    1  ~153~1
 (74)    58    D       SOFT    s t        8      0   0    9    1    1    1  ~154~1
 (33)    24    B       SOFT    s t        8      0   0    9    1    1    1  ~155~1
 (36)    21    B       SOFT    s t        8      0   0    9    1    1    1  ~156~1
 (54)    41    C      LCELL    s t        3      3   0    6    3    0    3  ~161~1
 (52)    40    C       SOFT    s t        1      0   1    7    1    0    2  ~161~2
 (50)    38    C      LCELL    s t        1      1   0    4    1    0    1  ~162~1
 (49)    37    C      LCELL    s t        1      1   0    4    1    0    1  ~163~1
 (48)    36    C      LCELL    s t        1      1   0    4    1    0    1  ~164~1
 (63)    49    D       SOFT    s t        0      0   0    3    1    1    1  ~292~1
 (46)    35    C       SOFT    s t        0      0   0    3    1    1    1  ~293~1
 (44)    33    C       SOFT    s t        0      0   0    3    1    1    1  ~294~1
 (57)    44    C       SOFT    s t        0      0   0    3    1    1    1  ~295~1
 (58)    45    C       SOFT    s t        0      0   0    3    1    1    1  ~296~1
 (62)    48    C       SOFT    s t        0      0   0    3    1    1    1  ~297~1
 (45)    34    C       SOFT    s t        0      0   0    3    1    1    1  ~298~1
 (64)    50    D      LCELL    s t        1      1   0    3    1    0    1  ~306~1
 (65)    51    D      LCELL    s t        1      1   0    3    1    0    1  ~307~1
 (67)    52    D      LCELL    s t        1      1   0    3    1    0    1  ~308~1
 (68)    53    D      LCELL    s t        1      1   0    3    1    0    1  ~309~1
 (69)    54    D      LCELL    s t        1      1   0    3    1    0    1  ~310~1
 (71)    56    D      LCELL    s t        1      1   0    3    1    0    1  ~311~1
 (73)    57    D      LCELL    s t        1      1   0    3    1    0    1  ~312~1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                    d:\rest_1\res_3\addr_chose.rpt

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕不卡三区| 激情成人综合网| 午夜激情综合网| 久久精品国产99国产精品| 国模套图日韩精品一区二区| 国产91在线|亚洲| 欧美亚洲动漫制服丝袜| 91精选在线观看| 国产精品嫩草影院com| 亚洲成人动漫在线观看| 国内精品写真在线观看| 91麻豆国产香蕉久久精品| 欧美精品高清视频| 久久美女艺术照精彩视频福利播放| 国产精品污污网站在线观看 | 免费观看在线综合| 99国产精品久久久久久久久久久 | 国产一区二区三区不卡在线观看| 99精品久久只有精品| 精品乱人伦小说| 亚洲一区二区三区国产| 国产v综合v亚洲欧| 欧美喷潮久久久xxxxx| 亚洲精品免费在线观看| 国产一区二区三区四区五区入口 | 国产精品福利av| 美腿丝袜亚洲三区| 日韩欧美在线一区二区三区| 国产亚洲制服色| 久久99久久精品| 日韩欧美在线综合网| 亚洲123区在线观看| 色屁屁一区二区| 亚洲日本乱码在线观看| 91视视频在线观看入口直接观看www | xfplay精品久久| 精品在线一区二区三区| 88在线观看91蜜桃国自产| 成人精品免费视频| 国产精品少妇自拍| 波多野结衣的一区二区三区| 中文字幕一区二区三区不卡| 国产成人精品综合在线观看 | 九色综合国产一区二区三区| 91精品国产色综合久久不卡蜜臀| 亚洲成人在线观看视频| 欧美高清精品3d| 久久99精品国产麻豆婷婷| 精品999在线播放| 豆国产96在线|亚洲| 国产精品久久久久久久久动漫| 99久久国产免费看| 亚洲成人资源在线| 欧美电影免费观看高清完整版在线 | 成人小视频在线观看| 亚洲日本丝袜连裤袜办公室| 91国在线观看| 久久精品国产精品青草| 亚洲成人av免费| 欧美一三区三区四区免费在线看| 精品一区二区三区久久| 中文字幕精品三区| 欧美精品视频www在线观看| 蜜臀av性久久久久蜜臀aⅴ四虎| 国产网站一区二区| 色天使色偷偷av一区二区| 爽好多水快深点欧美视频| 欧美精品一区二区三区蜜桃| 色婷婷综合中文久久一本| 久久er99热精品一区二区| 亚洲三级在线播放| 久久久亚洲精品石原莉奈| 在线视频观看一区| 国产a区久久久| 麻豆国产一区二区| 午夜精品成人在线视频| 欧美韩国日本一区| 精品久久久网站| 91精品午夜视频| 欧美日韩一卡二卡三卡| 2021久久国产精品不只是精品| 欧美亚洲动漫精品| 国产精品456露脸| 蜜臀久久99精品久久久画质超高清 | 日韩av一区二区三区| 亚洲精品视频观看| 亚洲欧美在线aaa| 国产嫩草影院久久久久| 精品久久久三级丝袜| 日韩手机在线导航| 91精品国产综合久久久蜜臀图片| 在线观看国产精品网站| 91成人免费电影| 91高清在线观看| 一本色道久久综合亚洲aⅴ蜜桃| 国产·精品毛片| 成人动漫一区二区三区| www.99精品| 在线观看欧美日本| 欧美精品 国产精品| 日韩一级高清毛片| 久久精品夜色噜噜亚洲aⅴ| 亚洲欧洲精品一区二区三区不卡| 欧美国产日韩在线观看| 国产精品久久久久久久久晋中| 成人欧美一区二区三区小说| 亚洲精品五月天| 天堂蜜桃91精品| 国产精品一二三在| 色视频成人在线观看免| 这里只有精品99re| 久久精品一区二区三区四区 | 一区二区三区日本| 婷婷国产在线综合| 国产精品 日产精品 欧美精品| 波多野结衣亚洲| 日韩精品专区在线影院观看| 国产精品精品国产色婷婷| 亚洲黄一区二区三区| 国精产品一区一区三区mba桃花| 丰满白嫩尤物一区二区| 欧美日韩一区二区三区免费看| 久久综合资源网| 亚洲国产一区二区在线播放| 国产麻豆精品视频| 欧美色综合网站| 日本一区二区三区四区在线视频 | 亚洲综合成人在线视频| 国产成人一区二区精品非洲| 欧美午夜精品久久久久久孕妇| 中文在线一区二区| 男人的天堂亚洲一区| 在线看不卡av| 国产人久久人人人人爽| 捆绑调教美女网站视频一区| 在线免费不卡视频| 亚洲欧美日韩电影| 成人免费av网站| 国产日韩精品一区| 国产乱码精品一区二区三区忘忧草| 欧美影院精品一区| 亚洲卡通欧美制服中文| 99在线精品免费| 国产三级精品在线| 国产综合色在线| wwwwww.欧美系列| 狠狠久久亚洲欧美| 精品国产免费人成电影在线观看四季 | 日韩高清国产一区在线| 亚洲精品在线免费观看视频| 不卡的av中国片| 免费高清不卡av| 欧美tk丨vk视频| 夫妻av一区二区| 日韩理论片一区二区| 在线日韩一区二区| 午夜a成v人精品| 日韩精品一区二区三区中文不卡 | 大胆亚洲人体视频| 亚洲欧美一区二区三区国产精品| 色婷婷综合在线| 麻豆精品国产91久久久久久| 中文字幕精品综合| 欧美网站大全在线观看| 国产成人免费9x9x人网站视频| 亚洲欧美电影院| 久久蜜桃一区二区| 欧美三级在线视频| 国产不卡视频一区二区三区| 天天av天天翘天天综合网色鬼国产| 欧美va亚洲va国产综合| 99国产精品99久久久久久| 天堂va蜜桃一区二区三区漫画版| 精品国产免费一区二区三区四区| 97久久久精品综合88久久| 久久精品72免费观看| 亚洲一区二区三区四区在线观看 | 高清国产一区二区三区| 亚洲一区二区精品久久av| 国产精品视频一二三区| 久久色在线视频| 欧美成人高清电影在线| 91精品久久久久久久99蜜桃 | 91精品国产一区二区人妖| 成人高清免费在线播放| 精品一区二区国语对白| 亚洲国产毛片aaaaa无费看| 国产精品黄色在线观看| 2欧美一区二区三区在线观看视频| 欧美三级在线视频| 欧洲一区二区三区免费视频| 成人av在线播放网址| 91麻豆国产自产在线观看| 捆绑调教美女网站视频一区| 天堂久久久久va久久久久| 亚洲h在线观看| 亚洲韩国一区二区三区| 亚洲成人av免费| 五月婷婷色综合| 日本伊人午夜精品|