亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 2-

?? cpld的入門交流:CPLD的跑馬燈一個簡易型cpld試驗電路用VHDL語言
??
?? 第 1 頁 / 共 3 頁
字號:
Project Informatione:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt

MAX+plus II Compiler Report File
Version 9.6 3/22/2000
Compiled: 08/08/2000 11:05:31

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir 			    LCs
POF       Device          Pins    Pins     Pins      LCs    % Utilized

cc1       EPF8282ALC84-4   1        8        0       72          34 %

User Pins:                 1        8        0  



Project Informatione:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

cc1@12                            clk
cc1@84                            out0
cc1@83                            out1
cc1@82                            out2
cc1@81                            out3
cc1@79                            out4
cc1@78                            out5
cc1@77                            out6
cc1@76                            out7


Project Informatione:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt

** FILE HIERARCHY **



|lpm_add_sub:513|
|lpm_add_sub:513|addcore:adder|
|lpm_add_sub:513|altshift:result_ext_latency_ffs|
|lpm_add_sub:513|altshift:carry_ext_latency_ffs|
|lpm_add_sub:513|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:514|
|lpm_add_sub:514|addcore:adder|
|lpm_add_sub:514|altshift:result_ext_latency_ffs|
|lpm_add_sub:514|altshift:carry_ext_latency_ffs|
|lpm_add_sub:514|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

***** Logic for device 'cc1' compiled without errors.




Device: EPF8282ALC84-4

FLEX 8000 Configuration Scheme: Active Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable DCLK Output in User Mode            = OFF
    Disable Start-Up Time-Out                  = OFF
    Enable JTAG Support                        = OFF



Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

** ERROR SUMMARY **

Info: Node 'out4' assigned to pin '79' will not be tri-stated during device configuration
                ^                                                              
                C                                                              
                O     R  R  R  R     R  R  R  R                                
                N     E  E  E  E     E  E  E  E                                
                F     S  S  S  S     S  S  S  S              V                 
                _  ^  E  E  E  E     E  E  E  E              C                 
                D  D  R  R  R  R     R  R  R  R  o  o  o  o  C  o  o  o  o  ^  
                O  C  V  V  V  V  G  V  V  V  V  u  u  u  u  I  u  u  u  u  n  
                N  L  E  E  E  E  N  E  E  E  E  t  t  t  t  N  t  t  t  t  S  
                E  K  D  D  D  D  D  D  D  D  D  0  1  2  3  T  4  5  6  7  P  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
       clk | 12                                                              74 | ^MSEL0 
  RESERVED | 13                                                              73 | GND 
    +DATA0 | 14                                                              72 | RESERVED 
  RESERVED | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
    VCCINT | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GND 
  RESERVED | 19                                                              67 | RESERVED 
  RESERVED | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF8282ALC84-4                        64 | RESERVED 
  RESERVED | 23                                                              63 | RESERVED 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
       GND | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | VCCINT 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | RESERVED 
  RESERVED | 30                                                              56 | RESERVED 
       GND | 31                                                              55 | RESERVED 
  ^nSTATUS | 32                                                              54 | GND 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                ^  R  R  R  R  V  R  R  R  R  R  R  R  R  G  R  R  R  R  G  ^  
                n  E  E  E  E  C  E  E  E  E  E  E  E  E  N  E  E  E  E  N  M  
                C  S  S  S  S  C  S  S  S  S  S  S  S  S  D  S  S  S  S  D  S  
                O  E  E  E  E  I  E  E  E  E  E  E  E  E     E  E  E  E     E  
                N  R  R  R  R  N  R  R  R  R  R  R  R  R     R  R  R  R     L  
                F  V  V  V  V  T  V  V  V  V  V  V  V  V     V  V  V  V     1  
                I  E  E  E  E     E  E  E  E  E  E  E  E     E  E  E  E        
                G  D  D  D  D     D  D  D  D  D  D  D  D     D  D  D  D        
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       6/24( 25%)   
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/24( 16%)   
A6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/24( 16%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/24( 16%)   
A8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/24( 16%)   
A9       4/ 8( 50%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       8/24( 33%)   
A10      5/ 8( 62%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2       6/24( 25%)   
A11      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    0/2    0/2       8/24( 33%)   
A12      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       3/24( 12%)   
A13      3/ 8( 37%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       6/24( 25%)   
B2       6/ 8( 75%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       3/24( 12%)   
B3       6/ 8( 75%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       3/24( 12%)   
B4       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    1/2       4/24( 16%)   
B5       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    1/2       8/24( 33%)   
B6       7/ 8( 87%)   1/ 8( 12%)   2/ 8( 25%)    1/2    1/2       5/24( 20%)   
B7       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    1/2    1/2       2/24(  8%)   
B8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       2/24(  8%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       2/24(  8%)   


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             9/64     ( 14%)
Total logic cells used:                         72/208    ( 34%)
Average fan-in:                                 3.27/4    ( 81%)
Total fan-in:                                 236/832     ( 28%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     1
Total logic cells required:                     72
Total flipflops required:                       24
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0

Synthesized logic cells:                        25/ 208   ( 12%)

Logic Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  Total
 A:      8   0   1   0   0   1   1   1   4   5   8   2   3     34
 B:      0   6   6   8   8   7   1   1   0   0   0   1   0     38

Total:   8   6   7   8   8   8   2   2   4   5   8   3   3     72



Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

** INPUTS **

                                               Fan-In    Fan-Out
 Pin     LC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  12      -    -    --      INPUT  G           0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

** OUTPUTS **

       Fed By                                  Fan-In    Fan-Out
 Pin     LC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  84      -    -    09     OUTPUT              0    1    0    0  out0
  83      -    -    09     OUTPUT              0    1    0    0  out1
  82      -    -    10     OUTPUT              0    1    0    0  out2
  81      -    -    11     OUTPUT              0    1    0    0  out3
  79      -    -    11     OUTPUT              0    1    0    0  out4
  78      -    -    12     OUTPUT              0    1    0    0  out5
  77      -    -    13     OUTPUT              0    1    0    0  out6
  76      -    -    13     OUTPUT              0    1    0    0  out7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:e:\wintools\programer\maxplus2\mydesign\homeworks\lead1\cc1.rpt
cc1

** BURIED LOGIC **

                                               Fan-In    Fan-Out
 IOC     LC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6    A    01       AND2              0    2    0    1  |lpm_add_sub:513|addcore:adder|:55
   -      4    B    04       AND2              0    2    0    3  |lpm_add_sub:514|addcore:adder|:119
   -      3    B    04       AND2              0    3    0    3  |lpm_add_sub:514|addcore:adder|:127
   -      1    B    04       AND2              0    3    0    3  |lpm_add_sub:514|addcore:adder|:135
   -      4    B    02       AND2              0    2    0    4  |lpm_add_sub:514|addcore:adder|:139
   -      3    B    02       AND2              0    2    0    1  |lpm_add_sub:514|addcore:adder|:143
   -      5    B    02       AND2              0    4    0    2  |lpm_add_sub:514|addcore:adder|:151
   -      7    B    06       AND2              0    2    0    3  |lpm_add_sub:514|addcore:adder|:155
   -      5    B    06       AND2              0    3    0    4  |lpm_add_sub:514|addcore:adder|:163
   -      6    B    03       AND2              0    3    0    1  |lpm_add_sub:514|addcore:adder|:171
   -      2    B    03       AND2              0    4    0    3  |lpm_add_sub:514|addcore:adder|:175
   -      6    B    05       AND2              0    3    0    2  |lpm_add_sub:514|addcore:adder|:183
   -      6    B    06        OR2    s         0    3    0    1  ~10~1
   -      4    B    03        OR2    s         0    3    0    1  ~10~2
   -      1    B    06        OR2    s         0    4    0    2  ~10~3
   -      4    B    05        OR2    s         0    3    0    1  ~10~4
   -      3    B    05        OR2    s         0    3    0    1  ~10~5
   -      1    B    05        OR2        !     0    4    0   19  :10
   -      5    B    05        DFF   +          0    3    0    2  ddd19 (:77)
   -      7    B    05        DFF   +          0    2    0    3  ddd18 (:78)
   -      2    B    05        DFF   +          0    3    0    3  ddd17 (:79)
   -      1    B    07        DFF   +          0    2    0    4  ddd16 (:80)
   -      5    B    03        DFF   +          0    2    0    2  ddd15 (:81)
   -      1    B    03        DFF   +          0    3    0    4  ddd14 (:82)
   -      3    B    03        DFF   +          0    2    0    4  ddd13 (:83)
   -      2    B    06        DFF   +          0    3    0    2  ddd12 (:84)
   -      4    B    06        DFF   +          0    2    0    3  ddd11 (:85)
   -      3    B    06        DFF   +          0    2    0    2  ddd10 (:86)
   -      1    B    02        DFF   +          0    3    0    3  ddd9 (:87)
   -      6    B    02        DFF   +          0    3    0    3  ddd8 (:88)
   -      2    B    02        DFF   +          0    2    0    4  ddd7 (:89)
   -      1    B    08        DFF   +          0    2    0    2  ddd6 (:90)
   -      5    B    04        DFF   +          0    3    0    2  ddd5 (:91)
   -      7    B    04        DFF   +          0    2    0    3  ddd4 (:92)
   -      8    B    04        DFF   +          0    3    0    2  ddd3 (:93)
   -      6    B    04        DFF   +          0    2    0    3  ddd2 (:94)
   -      1    B    12        DFF   +          0    2    0    2  ddd1 (:95)
   -      5    A    01        DFF   +          0    0    0    3  ddd0 (:96)
   -      8    B    05        OR2    s   !     0    4    0    1  ~97~1
   -      7    A    01        OR2    s   !     0    4    0    1  ~97~2
   -      2    B    04        OR2    s   !     0    4    0    1  ~97~3
   -      8    A    01        OR2        !     0    4    0    4  :97
   -      3    A    01        DFF   +          0    3    0    9  in3 (:121)
   -      4    A    01        DFF   +          0    3    0   10  in2 (:122)
   -      2    A    01        DFF   +          0    2    0   11  in1 (:123)
   -      1    A    01        DFF   +          0    1    0   12  in0 (:124)
   -      5    A    11        OR2    s   !     0    4    0    2  ~479~1
   -      2    A    12       AND2        !     0    3    0    8  :479
   -      1    A    08        OR2    s         0    4    0    4  ~489~1
   -      8    A    11        OR2    s         0    4    0    2  ~489~2
   -      5    A    07        OR2    s         0    4    0    2  ~489~3
   -      4    A    11        OR2    s         0    3    0    2  ~489~4
   -      7    A    11        OR2    s         0    2    0    2  ~489~5
   -      5    A    10        OR2    s         0    2    0    1  ~489~6
   -      4    A    03        OR2    s         0    4    0    2  ~489~7
   -      3    A    13        OR2    s         0    2    0    1  ~489~8
   -      2    A    13        OR2              0    3    1    0  :489
   -      4    A    10        OR2    s   !     0    4    0    2  ~492~1
   -      3    A    10       AND2    s   !     0    2    0    2  ~492~2

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲视频一二三| 久久久久久久久蜜桃| 波多野结衣中文字幕一区二区三区| 亚洲成人免费在线| 亚洲国产精品久久一线不卡| 亚洲午夜在线观看视频在线| 亚洲国产视频直播| 亚洲成人777| 奇米影视7777精品一区二区| 亚洲成人自拍偷拍| 日本不卡123| 国产丶欧美丶日本不卡视频| 不卡av在线网| 一本一本大道香蕉久在线精品| 91一区二区三区在线观看| 色婷婷综合久久久| 日韩精品一区在线| 久久新电视剧免费观看| 欧美国产成人在线| 亚洲一级电影视频| 蜜桃精品视频在线| 成人性生交大片免费看中文网站| www.av精品| 欧美日韩在线精品一区二区三区激情 | 欧美在线播放高清精品| 欧美视频在线观看一区| 精品国精品自拍自在线| 国产欧美一区二区三区沐欲| 亚洲欧美另类久久久精品| 亚洲福利一二三区| 国产在线播放一区| 在线观看精品一区| 国产色综合久久| 亚洲国产综合人成综合网站| 久久er99热精品一区二区| 99久久免费精品高清特色大片| 欧美丰满美乳xxx高潮www| 国产欧美日韩卡一| 日日夜夜免费精品| 91免费在线视频观看| 日韩三级视频在线看| 亚洲毛片av在线| 国内精品久久久久影院薰衣草| 97精品国产露脸对白| 精品少妇一区二区三区在线视频| 亚洲视频每日更新| 国产美女在线精品| 666欧美在线视频| 亚洲视频免费在线观看| 国产一区高清在线| 中文字幕av不卡| 麻豆成人91精品二区三区| 色天天综合久久久久综合片| 久久精品一区四区| 日本欧美一区二区在线观看| 在线看不卡av| 亚洲欧美中日韩| 国产精品一区二区在线看| 欧美一级欧美三级在线观看| 亚洲黄色在线视频| 99久久99久久精品免费观看| 国产喷白浆一区二区三区| 国内偷窥港台综合视频在线播放| 欧美日韩免费高清一区色橹橹 | 国产精品福利电影一区二区三区四区| 日韩av中文字幕一区二区| 欧美日韩一区不卡| 亚洲午夜精品在线| 色噜噜狠狠色综合中国| 《视频一区视频二区| 成年人国产精品| 国产精品色婷婷| 成人h动漫精品| 中文字幕字幕中文在线中不卡视频| 国产自产2019最新不卡| 1024精品合集| 色美美综合视频| 亚洲图片欧美色图| 欧美剧情片在线观看| 日韩中文字幕不卡| 日韩一区二区三区在线观看| 蜜桃一区二区三区在线| 精品国产乱码久久久久久免费| 免费在线看一区| 日韩欧美一级精品久久| 国产一区二区视频在线播放| 国产欧美精品在线观看| 99久久精品费精品国产一区二区| 中文字幕中文在线不卡住| av电影天堂一区二区在线| 日韩毛片视频在线看| 欧美中文字幕久久| 日韩高清中文字幕一区| 久久久亚洲高清| 97精品国产露脸对白| 亚洲大片精品永久免费| 精品国产露脸精彩对白| 国产高清精品在线| 中文字幕字幕中文在线中不卡视频| 欧美午夜精品一区| 免费观看成人鲁鲁鲁鲁鲁视频| 久久久青草青青国产亚洲免观| av资源网一区| 婷婷开心激情综合| 久久精品在这里| 欧美四级电影在线观看| 国产美女在线精品| 一区二区三区加勒比av| 精品久久久久久久久久久久包黑料 | 亚洲欧美日本韩国| 日韩一级完整毛片| 不卡影院免费观看| 日本sm残虐另类| 中文字幕亚洲区| 日韩一二三区不卡| 色婷婷香蕉在线一区二区| 久久aⅴ国产欧美74aaa| 一区二区在线免费观看| 26uuu亚洲综合色| 欧日韩精品视频| 国产成人精品影视| 毛片av一区二区| 亚洲色图制服丝袜| 国产女主播视频一区二区| 欧美日韩精品一区二区天天拍小说| 国产精品99久久久久| 午夜精品一区二区三区电影天堂 | 91久久精品一区二区二区| 国产精品99久| 男女性色大片免费观看一区二区| 亚洲精品成人在线| 久久九九久久九九| 日韩视频免费观看高清完整版| 91美女片黄在线观看91美女| 国产一区二区0| 亚洲天堂福利av| 久久无码av三级| 国产精品91xxx| 中文字幕日本乱码精品影院| heyzo一本久久综合| 欧美一级国产精品| 日韩精品一二区| 欧美视频在线观看一区| 91日韩精品一区| 欧美日韩一区成人| 亚洲精品在线观看网站| 综合久久一区二区三区| 日韩成人午夜精品| 国产精品18久久久久久久久久久久| av中文字幕在线不卡| 欧美欧美欧美欧美| 久久久99免费| 亚洲资源在线观看| 韩国精品主播一区二区在线观看| 91美女在线观看| 精品日韩一区二区三区| 亚洲精品视频一区| 黄色小说综合网站| 日本韩国视频一区二区| 日韩精品中文字幕一区二区三区| 中文字幕在线一区二区三区| 日韩精品成人一区二区在线| 成人av电影在线观看| 欧美一区二区三区婷婷月色| 中文字幕日韩av资源站| 久久av中文字幕片| 欧美日韩一级片在线观看| 中文字幕一区二区三区在线不卡| 麻豆国产精品一区二区三区| 在线免费观看不卡av| 中国色在线观看另类| 久久激五月天综合精品| 欧美日韩二区三区| 亚洲男女毛片无遮挡| 国产一区二区不卡老阿姨| 777奇米成人网| 亚洲国产欧美另类丝袜| 97国产精品videossex| 国产午夜精品福利| 激情欧美日韩一区二区| 日韩三级视频在线看| 亚洲成av人片一区二区梦乃| 日本韩国视频一区二区| 国产精品视频看| 国产成人啪午夜精品网站男同| 日韩欧美黄色影院| 日韩国产成人精品| 欧美剧情片在线观看| 亚洲r级在线视频| 色av一区二区| 亚洲欧美激情插| 91啪亚洲精品| 亚洲人成精品久久久久久| 国产成人精品免费| 久久久99精品久久| 国产盗摄一区二区| 国产精品日产欧美久久久久| 国产成人日日夜夜| 国产精品乱子久久久久| 97se亚洲国产综合自在线不卡|