亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dec.rpt

?? protel電路板設計
?? RPT
字號:
Project Information                          c:\documents and settings\dec.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2006 10:53:14

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DEC


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

dec       EPM7032LC44-6    4        8        0      8       0           25 %

User Pins:                 4        8        0  



Project Information                          c:\documents and settings\dec.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y7" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y6" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y5" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y4" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y3" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y2" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y1" in a Process Statement -- only the last assignment will take effect
Warning: Line 14: File c:\documents and settings\dec.vhd: Found multiple assignments to the same signal or signal bit "y0" in a Process Statement -- only the last assignment will take effect


Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

***** Logic for device 'dec' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
              s  s                             
              e  e     V  G  G  G  G  G        
              l  l  e  C  N  N  N  N  N  y  y  
              1  0  n  C  D  D  D  D  D  5  6  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    sel2 |  7                                39 | y2 
RESERVED |  8                                38 | y1 
RESERVED |  9                                37 | y7 
     GND | 10                                36 | y0 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | y4 
RESERVED | 13                                33 | y3 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     8/16( 50%)   8/16( 50%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                          8/32     ( 25%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    8/32     ( 25%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.00
Total fan-in:                                    32

Total input pins required:                       4
Total output pins required:                      8
Total bidirectional pins required:               0
Total logic cells required:                      8
Total flipflops required:                        0
Total product terms required:                    8
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    8    0  en
   5    (2)  (A)      INPUT               0      0   0    0    0    8    0  sel0
   6    (3)  (A)      INPUT               0      0   0    0    0    8    0  sel1
   7    (4)  (A)      INPUT               0      0   0    0    0    8    0  sel2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  36     22    B     OUTPUT      t        0      0   0    4    0    0    0  y0
  38     20    B     OUTPUT      t        0      0   0    4    0    0    0  y1
  39     19    B     OUTPUT      t        0      0   0    4    0    0    0  y2
  33     24    B     OUTPUT      t        0      0   0    4    0    0    0  y3
  34     23    B     OUTPUT      t        0      0   0    4    0    0    0  y4
  41     17    B     OUTPUT      t        0      0   0    4    0    0    0  y5
  40     18    B     OUTPUT      t        0      0   0    4    0    0    0  y6
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  y7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                         Logic cells placed in LAB 'B'
        +--------------- LC22 y0
        | +------------- LC20 y1
        | | +----------- LC19 y2
        | | | +--------- LC24 y3
        | | | | +------- LC23 y4
        | | | | | +----- LC17 y5
        | | | | | | +--- LC18 y6
        | | | | | | | +- LC21 y7
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * * * * * | - * | <-- en
5    -> * * * * * * * * | - * | <-- sel0
6    -> * * * * * * * * | - * | <-- sel1
7    -> * * * * * * * * | - * | <-- sel2


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                 c:\documents and settings\dec.rpt
dec

** EQUATIONS **

en       : INPUT;
sel0     : INPUT;
sel1     : INPUT;
sel2     : INPUT;

-- Node name is 'y0' 
-- Equation name is 'y0', location is LC022, type is output.
 y0      = LCELL( _EQ001 $  VCC);
  _EQ001 =  en & !sel0 & !sel1 & !sel2;

-- Node name is 'y1' 
-- Equation name is 'y1', location is LC020, type is output.
 y1      = LCELL( _EQ002 $  VCC);
  _EQ002 =  en &  sel0 & !sel1 & !sel2;

-- Node name is 'y2' 
-- Equation name is 'y2', location is LC019, type is output.
 y2      = LCELL( _EQ003 $  VCC);
  _EQ003 =  en & !sel0 &  sel1 & !sel2;

-- Node name is 'y3' 
-- Equation name is 'y3', location is LC024, type is output.
 y3      = LCELL( _EQ004 $  VCC);
  _EQ004 =  en &  sel0 &  sel1 & !sel2;

-- Node name is 'y4' 
-- Equation name is 'y4', location is LC023, type is output.
 y4      = LCELL( _EQ005 $  VCC);
  _EQ005 =  en & !sel0 & !sel1 &  sel2;

-- Node name is 'y5' 
-- Equation name is 'y5', location is LC017, type is output.
 y5      = LCELL( _EQ006 $  VCC);
  _EQ006 =  en &  sel0 & !sel1 &  sel2;

-- Node name is 'y6' 
-- Equation name is 'y6', location is LC018, type is output.
 y6      = LCELL( _EQ007 $  VCC);
  _EQ007 =  en & !sel0 &  sel1 &  sel2;

-- Node name is 'y7' 
-- Equation name is 'y7', location is LC021, type is output.
 y7      = LCELL( _EQ008 $  VCC);
  _EQ008 =  en &  sel0 &  sel1 &  sel2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                          c:\documents and settings\dec.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,351K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品国产乱码久久久久久图片| 中文字幕一区二区三中文字幕| 亚洲国产一区二区视频| 色婷婷一区二区三区四区| 国产精品电影一区二区| 色哟哟一区二区在线观看| 一区二区三区欧美视频| 欧美肥妇毛茸茸| 精品一区二区三区久久| 久久久精品免费观看| 成人av在线播放网站| 一区二区三国产精华液| 欧美一级国产精品| 国产69精品久久99不卡| 亚洲美女淫视频| 91精品国产综合久久国产大片| 91丨九色丨蝌蚪丨老版| 亚洲影视在线观看| 欧美一区二区三区不卡| 成人美女视频在线观看| 亚洲一区二区影院| 精品理论电影在线观看 | 日本成人在线不卡视频| 26uuu精品一区二区| 99热国产精品| 日本在线播放一区二区三区| 日韩va欧美va亚洲va久久| 国产精品一级二级三级| 成人午夜短视频| 国产麻豆一精品一av一免费 | 精品一区二区在线播放| 国产成人在线视频播放| 色综合 综合色| 欧美日韩夫妻久久| 亚洲视频在线一区观看| 色又黄又爽网站www久久| 蜜桃久久精品一区二区| 亚洲欧洲av另类| 欧美大黄免费观看| 在线观看亚洲精品视频| 国产精品中文欧美| 成a人片国产精品| 亚瑟在线精品视频| 国产精品久久久久久久久搜平片 | 成人av手机在线观看| 天堂一区二区在线免费观看| 国产精品久久久久久久第一福利| 欧美一二三区精品| 在线看国产一区| 国产不卡在线一区| 久久不见久久见免费视频7| 亚洲制服丝袜在线| 亚洲欧洲成人自拍| 国产日韩v精品一区二区| 这里只有精品免费| 欧美无砖砖区免费| 99re亚洲国产精品| 国产乱码一区二区三区| 日韩精品电影在线| 亚洲午夜激情网页| 一区二区三区四区视频精品免费| 中文字幕成人在线观看| 久久午夜电影网| 日韩精品一区二区三区中文不卡 | 国产精品白丝av| 蜜桃视频免费观看一区| 午夜影院久久久| 亚洲自拍偷拍网站| 亚洲综合免费观看高清完整版 | 麻豆成人久久精品二区三区红| www.成人在线| 国产福利不卡视频| 国产黄色精品网站| 国产91综合网| 成人精品gif动图一区| 国产成人av资源| 国产福利电影一区二区三区| 国产风韵犹存在线视精品| 国产精品一区二区在线观看不卡 | 久久精品免视看| 久久久蜜臀国产一区二区| 久久精品夜夜夜夜久久| 国产日本欧美一区二区| 国产精品三级在线观看| 国产精品成人免费| 亚洲女厕所小便bbb| 一区二区三区中文在线| 亚洲成人你懂的| 男男视频亚洲欧美| 久久超碰97中文字幕| 国产1区2区3区精品美女| 成人午夜精品在线| 99v久久综合狠狠综合久久| 91国产福利在线| 宅男在线国产精品| 久久精品一区蜜桃臀影院| 欧美高清在线精品一区| 亚洲精品日韩一| 日本伊人色综合网| 国产高清在线精品| 色视频欧美一区二区三区| 欧美色倩网站大全免费| 日韩欧美中文字幕公布| 亚洲国产高清aⅴ视频| 一区二区三区在线视频观看58| 五月婷婷综合网| 国产美女一区二区三区| 99久久精品国产精品久久| 欧美日韩高清影院| 国产亚洲精品aa| 亚洲女与黑人做爰| 久久av资源网| 色婷婷综合久久久| 日韩精品一区二区三区视频| 中文av一区二区| 亚洲国产精品综合小说图片区| 久久精品国产亚洲5555| 91免费在线播放| 日韩欧美一区二区免费| 一区在线中文字幕| 免费成人结看片| 色综合网站在线| 欧美精品一区男女天堂| 亚洲精品伦理在线| 国产一区在线观看视频| 欧美在线综合视频| 中文字幕欧美国产| 日本va欧美va精品| 91丨九色porny丨蝌蚪| 精品国产伦一区二区三区免费| 亚洲免费成人av| 国产久卡久卡久卡久卡视频精品| 欧美三级中文字| 精品影视av免费| 91精品办公室少妇高潮对白| 欧美成人video| 香蕉成人伊视频在线观看| jlzzjlzz亚洲女人18| 日韩精品专区在线影院重磅| 亚洲最大色网站| 成人毛片在线观看| 久久久亚洲精品石原莉奈| 视频一区二区国产| 欧美性一二三区| 国产精品久久99| 国产成人免费视频网站高清观看视频 | 国产成人综合自拍| 日韩欧美在线观看一区二区三区| 一区二区三区在线观看国产| eeuss鲁片一区二区三区 | 亚洲国产成人tv| av一二三不卡影片| 国产欧美日韩在线观看| 国产综合一区二区| 日韩欧美国产三级电影视频| 亚洲福利一二三区| 日本高清不卡一区| 亚洲免费在线播放| 91在线国产观看| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 日韩一级精品视频在线观看| 亚洲宅男天堂在线观看无病毒 | 91福利国产成人精品照片| 国产精品久久久久久福利一牛影视| 精品一二三四区| 久久一区二区视频| 国产精品99久久久久久宅男| 久久九九99视频| 青青草国产精品97视觉盛宴| 欧美日韩国产免费| 日韩精品久久理论片| 欧美一卡2卡三卡4卡5免费| 日韩成人免费电影| 亚洲mv在线观看| 91精品欧美久久久久久动漫| 日产国产欧美视频一区精品| 777亚洲妇女| 久久成人久久爱| 国产色一区二区| 99久久综合国产精品| 一区二区三区资源| 欧美日韩国产影片| 日韩国产欧美视频| 欧美精品一区二区三区很污很色的| 国产精品羞羞答答xxdd| 亚洲欧洲精品一区二区精品久久久| av成人老司机| 香蕉成人啪国产精品视频综合网| 91精品国产日韩91久久久久久| 毛片一区二区三区| 久久精品日产第一区二区三区高清版| 国产精品99久久久久久有的能看| 中文字幕一区二区三区四区不卡| 色综合一区二区三区| 污片在线观看一区二区| 精品国产网站在线观看| 99精品一区二区| 日韩电影在线一区二区三区| 日韩欧美一级片| av亚洲精华国产精华精华 |