亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ch6_1_2a.rpt

?? protel電路板設計
?? RPT
字號:
Project Information                     c:\documents and settings\ch6_1_2a.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2006 10:48:35

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CH6_1_2A


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ch6_1_2a  EPM7032LC44-6    1        1        0      1       0           3  %

User Pins:                 1        1        0  



Project Information                     c:\documents and settings\ch6_1_2a.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'cp' chosen for auto global Clock


Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

***** Logic for device 'ch6_1_2a' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R  R                       R  
              E  E  E                       E  
              S  S  S                       S  
              E  E  E                       E  
              R  R  R                       R  
              V  V  V  V  G  G  G     G     V  
              E  E  E  C  N  N  N  c  N     E  
              D  D  D  C  D  D  D  p  D  q  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   0/16(  0%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   1/16(  6%)   0/16(  0%)   0/36(  0%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             1/32     (  3%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.00
Total fan-in:                                     2

Total input pins required:                       1
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                      1
Total flipflops required:                        1
Total product terms required:                    1
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  cp


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    0    0    0    0  q (:3)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 q
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
43   -> - | - - | <-- cp


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:            c:\documents and settings\ch6_1_2a.rpt
ch6_1_2a

** EQUATIONS **

cp       : INPUT;

-- Node name is 'q' = 'qn' 
-- Equation name is 'q', location is LC017, type is output.
 q       = TFFE( VCC, GLOBAL( cp),  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                     c:\documents and settings\ch6_1_2a.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,193K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
18成人在线观看| 国产精品美女久久久久aⅴ国产馆 国产精品美女久久久久av爽李琼 国产精品美女久久久久高潮 | 成人夜色视频网站在线观看| 五月天久久比比资源色| 亚洲国产日韩a在线播放| 亚洲美腿欧美偷拍| 一区二区三区在线观看视频| 亚洲日本欧美天堂| 一个色妞综合视频在线观看| 亚洲超碰精品一区二区| 一区二区三区蜜桃网| 亚洲国产一区二区在线播放| 天堂蜜桃91精品| 久久er99热精品一区二区| 男男gaygay亚洲| 国产精品一线二线三线精华| 成人在线一区二区三区| 99国产精品久久久久久久久久久| 97se亚洲国产综合在线| 欧美在线色视频| 日韩一二三四区| 国产日韩欧美一区二区三区乱码 | 国产a级毛片一区| 色综合久久88色综合天天6 | 国产精品一区二区无线| 97精品久久久久中文字幕 | 国产mv日韩mv欧美| 91一区一区三区| 91精品国产综合久久久久久久 | 国产精品视频yy9299一区| 亚洲精选视频免费看| 亚洲成a天堂v人片| 国产伦精一区二区三区| 91久久精品日日躁夜夜躁欧美| 欧美日韩国产在线观看| 久久久精品tv| 亚洲人123区| 久久国产福利国产秒拍| 国产精品亚洲专一区二区三区 | 欧美日韩1区2区| 久久久亚洲精品一区二区三区 | 国产精品色在线观看| 五月天中文字幕一区二区| 国产成人精品免费一区二区| 在线观看国产日韩| 久久精品视频免费| 日韩—二三区免费观看av| 成人黄动漫网站免费app| 欧美日韩久久久久久| 久久精品一区二区三区不卡| 亚洲成人一区二区| 91一区二区在线| 国产欧美日韩在线| 久久er99热精品一区二区| 欧美影视一区二区三区| 亚洲欧洲精品成人久久奇米网 | 久久免费看少妇高潮| 天天综合天天做天天综合| a4yy欧美一区二区三区| 久久女同精品一区二区| 毛片av一区二区| 9191成人精品久久| 亚洲在线视频免费观看| 91美女在线观看| 欧美国产精品久久| 国产成人在线视频网址| 欧美大片国产精品| 看电影不卡的网站| 欧美色图天堂网| 一区二区三区av电影| 日本丰满少妇一区二区三区| 亚洲欧美综合色| 不卡一区二区在线| 欧美激情在线一区二区| 国产高清成人在线| 国产精品视频第一区| 国产成人精品免费网站| 中文字幕不卡在线播放| 国产一区二区三区视频在线播放| 日韩视频在线一区二区| 麻豆一区二区三区| 久久色视频免费观看| 国产综合久久久久久久久久久久| 精品久久久久香蕉网| 国产精品一卡二卡在线观看| 欧美激情一区二区三区全黄| a在线欧美一区| 亚洲美女免费在线| 欧美三电影在线| 日本亚洲电影天堂| 精品卡一卡二卡三卡四在线| 国产一区二区影院| 国产精品久久久久久久久果冻传媒| 高清在线不卡av| 亚洲另类色综合网站| 在线成人小视频| 国产乱妇无码大片在线观看| 中日韩av电影| 欧美无人高清视频在线观看| 日产国产高清一区二区三区| 久久久精品免费观看| 一本色道综合亚洲| 日韩精品乱码av一区二区| 久久免费午夜影院| 一本大道久久a久久综合| 日韩国产在线一| wwww国产精品欧美| 91亚洲精华国产精华精华液| 日本中文一区二区三区| 中文字幕欧美激情一区| 欧美日韩五月天| 国产成人免费在线观看| 亚洲综合一区在线| 亚洲精品在线电影| 91国内精品野花午夜精品| 精品一区二区三区久久| 亚洲中国最大av网站| 久久精子c满五个校花| 欧美日韩一区二区三区四区五区| 九一九一国产精品| 亚洲黄色av一区| 久久精品人人爽人人爽| 欧美日韩的一区二区| 成a人片国产精品| 久久精品国产亚洲aⅴ| 亚洲一二三四久久| 国产目拍亚洲精品99久久精品| 欧美日韩一区高清| av影院午夜一区| 国产精品99精品久久免费| 天天综合网天天综合色| 亚洲视频一区在线| 日本一区二区成人| 日韩欧美中文一区二区| 欧美在线播放高清精品| 成人av网在线| 成人一级黄色片| 黄一区二区三区| 日韩电影在线观看电影| 亚洲国产精品一区二区久久 | 国产一区二区三区四区五区入口| 亚洲高清在线精品| 亚洲黄一区二区三区| 国产精品久久久久久久久搜平片| 精品国产免费视频| 日韩欧美一级二级| 欧美一卡在线观看| 欧美老年两性高潮| 4hu四虎永久在线影院成人| 欧美综合一区二区三区| 一本久久综合亚洲鲁鲁五月天| 99国产精品久久久久| 成人成人成人在线视频| 成人黄色777网| 成人avav影音| 99视频有精品| 91视频在线看| 欧美色电影在线| 91精品国产综合久久福利| 欧美一区二区久久久| 欧美大片在线观看一区二区| 久久一留热品黄| 欧美激情一区二区三区四区 | 欧美专区亚洲专区| 欧美在线视频全部完| 欧美日韩国产美女| 欧美二区三区91| 欧美精品一区二| 日本一区二区高清| 一区二区三区欧美在线观看| 亚洲制服丝袜一区| 天堂久久一区二区三区| 精品亚洲porn| 成人毛片在线观看| 色激情天天射综合网| 欧美人妇做爰xxxⅹ性高电影| 91麻豆精品国产91久久久资源速度| 欧美一区二区久久久| 国产精品无遮挡| 亚洲成av人片在线观看无码| 久久丁香综合五月国产三级网站| 国产传媒日韩欧美成人| 在线观看一区日韩| 日韩女优视频免费观看| 国产精品看片你懂得| 三级精品在线观看| 国产一区二区久久| 91国在线观看| 26uuu另类欧美亚洲曰本| 亚洲欧洲精品一区二区三区| 欧美aaa在线| 色婷婷久久久亚洲一区二区三区 | 51精品国自产在线| 中文久久乱码一区二区| 亚洲va韩国va欧美va精品| 国产激情一区二区三区四区| 欧美亚日韩国产aⅴ精品中极品| 欧美精品一区二区三区久久久| 亚洲免费av网站| 国产精品综合久久|