亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ch4_1_2.rpt

?? protel電路板設計
?? RPT
字號:
Project Information                      c:\documents and settings\ch4_1_2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2006 10:50:15

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CH4_1_2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ch4_1_2   EPM7032LC44-6    9        3        0      3       0           9  %

User Pins:                 9        3        0  



Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

***** Logic for device 'ch4_1_2' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  G  G        
              a  e  a  C  N  N  N  N  N  y  y  
              7  n  0  C  D  D  D  D  D  0  1  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      a6 |  7                                39 | y2 
      a5 |  8                                38 | RESERVED 
      a4 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
      a3 | 11                                35 | VCC 
      a2 | 12         EPM7032LC44-6          34 | RESERVED 
      a1 | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   9/16( 56%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     3/16( 18%)   3/16( 18%)   0/16(  0%)   9/36( 25%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                          3/32     (  9%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    3/32     (  9%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  9.00
Total fan-in:                                    27

Total input pins required:                       9
Total output pins required:                      3
Total bidirectional pins required:               0
Total logic cells required:                      3
Total flipflops required:                        0
Total product terms required:                   11
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    3    0  a0
  13    (9)  (A)      INPUT               0      0   0    0    0    3    0  a1
  12    (8)  (A)      INPUT               0      0   0    0    0    3    0  a2
  11    (7)  (A)      INPUT               0      0   0    0    0    3    0  a3
   9    (6)  (A)      INPUT               0      0   0    0    0    3    0  a4
   8    (5)  (A)      INPUT               0      0   0    0    0    3    0  a5
   7    (4)  (A)      INPUT               0      0   0    0    0    3    0  a6
   6    (3)  (A)      INPUT               0      0   0    0    0    3    0  a7
   5    (2)  (A)      INPUT               0      0   0    0    0    3    0  en


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    9    0    0    0  y0
  40     18    B     OUTPUT      t        0      0   0    9    0    0    0  y1
  39     19    B     OUTPUT      t        0      0   0    9    0    0    0  y2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

               Logic cells placed in LAB 'B'
        +----- LC17 y0
        | +--- LC18 y1
        | | +- LC19 y2
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'B'
LC      | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * | - * | <-- a0
13   -> * * * | - * | <-- a1
12   -> * * * | - * | <-- a2
11   -> * * * | - * | <-- a3
9    -> * * * | - * | <-- a4
8    -> * * * | - * | <-- a5
7    -> * * * | - * | <-- a6
6    -> * * * | - * | <-- a7
5    -> * * * | - * | <-- en


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:             c:\documents and settings\ch4_1_2.rpt
ch4_1_2

** EQUATIONS **

a0       : INPUT;
a1       : INPUT;
a2       : INPUT;
a3       : INPUT;
a4       : INPUT;
a5       : INPUT;
a6       : INPUT;
a7       : INPUT;
en       : INPUT;

-- Node name is 'y0' 
-- Equation name is 'y0', location is LC017, type is output.
 y0      = LCELL( _EQ001 $  GND);
  _EQ001 = !a0 & !a1 & !a2 &  a3 & !a4 & !a5 & !a6 & !a7 &  en
         # !a0 & !a1 & !a2 & !a3 & !a4 &  a5 & !a6 & !a7 &  en
         # !a0 &  a1 & !a2 & !a3 & !a4 & !a5 & !a6 &  en;

-- Node name is 'y1' 
-- Equation name is 'y1', location is LC018, type is output.
 y1      = LCELL( _EQ002 $  GND);
  _EQ002 = !a0 &  a1 & !a2 & !a3 & !a4 & !a5 & !a6 &  a7 &  en
         # !a0 & !a1 &  a2 & !a3 & !a4 & !a5 & !a6 & !a7 &  en
         # !a0 & !a1 & !a2 &  a3 & !a4 & !a5 & !a6 & !a7 &  en
         # !a0 & !a1 & !a2 & !a3 & !a4 & !a5 &  a6 & !a7 &  en;

-- Node name is 'y2' 
-- Equation name is 'y2', location is LC019, type is output.
 y2      = LCELL( _EQ003 $  GND);
  _EQ003 = !a0 &  a1 & !a2 & !a3 & !a4 & !a5 & !a6 &  a7 &  en
         # !a0 & !a1 & !a2 & !a3 &  a4 & !a5 & !a6 & !a7 &  en
         # !a0 & !a1 & !a2 & !a3 & !a4 &  a5 & !a6 & !a7 &  en
         # !a0 & !a1 & !a2 & !a3 & !a4 & !a5 &  a6 & !a7 &  en;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                      c:\documents and settings\ch4_1_2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,352K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产mv日韩mv欧美| 99久久精品情趣| 欧美在线观看一区| 亚洲综合激情另类小说区| 国产激情视频一区二区在线观看| 精品99久久久久久| 国产精品一二三在| 国产精品嫩草99a| 91无套直看片红桃| 亚洲在线一区二区三区| 欧美日韩国产高清一区二区| 日韩电影在线免费| 欧美成人三级在线| 国产mv日韩mv欧美| 亚洲男人都懂的| 欧美日韩视频在线观看一区二区三区| 首页国产欧美日韩丝袜| 欧美成人精品1314www| 丝袜美腿高跟呻吟高潮一区| 99精品在线免费| 国产三级三级三级精品8ⅰ区| 精品一区二区三区av| 国产蜜臀97一区二区三区| 色偷偷一区二区三区| 午夜精品免费在线| 久久婷婷色综合| 91丨九色丨尤物| 日av在线不卡| 国产精品视频第一区| 日本精品裸体写真集在线观看| 日韩av在线播放中文字幕| 国产喷白浆一区二区三区| 色88888久久久久久影院按摩| 青青草原综合久久大伊人精品| 久久亚洲综合av| 色狠狠av一区二区三区| 国产一区二三区| 亚洲最新视频在线观看| www激情久久| 欧美性猛交一区二区三区精品| 国内精品久久久久影院色| 亚洲精品乱码久久久久久| 精品国产91九色蝌蚪| 在线精品视频一区二区三四| 国产精品综合久久| 午夜国产不卡在线观看视频| 国产精品久久久久影院老司| 欧美一二区视频| 欧美性色黄大片手机版| 不卡av在线网| 国产成人aaaa| 色综合天天综合网天天狠天天| 91精品婷婷国产综合久久性色| 国产成人av电影在线观看| 久久国产人妖系列| 精品亚洲国内自在自线福利| 亚洲午夜精品久久久久久久久| 精品国产第一区二区三区观看体验| 色婷婷激情久久| 99免费精品视频| 国产精品一区二区在线观看网站 | 中文字幕一区免费在线观看| 91精品国产综合久久久久久久 | 中文字幕永久在线不卡| 日韩欧美激情在线| 欧美日韩一区三区| 岛国精品一区二区| 欧美白人最猛性xxxxx69交| 亚洲一二三区在线观看| 国产精品久久久久久久久久免费看 | 色婷婷av一区二区三区之一色屋| 国产在线不卡一区| 久久9热精品视频| 久久精品99国产精品日本| 午夜视频在线观看一区| 亚洲香肠在线观看| 亚洲综合久久久| 亚洲一二三四在线| 亚洲国产成人va在线观看天堂| 一区二区三区在线不卡| 亚洲精品自拍动漫在线| 亚洲最大的成人av| 亚洲高清中文字幕| 日韩av一区二区三区四区| 日韩影院免费视频| 蜜臀av性久久久久蜜臀aⅴ四虎| 久久综合精品国产一区二区三区| 偷拍与自拍一区| 亚洲福利视频一区| 日韩毛片精品高清免费| 国产精品欧美久久久久一区二区| 久久久www免费人成精品| 日韩欧美电影一二三| 欧美精品一区二区在线观看| 欧美精品一区二区三| 亚洲国产成人私人影院tom| 国产精品福利电影一区二区三区四区| 亚洲欧洲精品天堂一级| 亚洲精品国产品国语在线app| 一区二区三区不卡视频| 婷婷丁香久久五月婷婷| 韩国精品免费视频| 99麻豆久久久国产精品免费优播| 日本精品视频一区二区三区| 欧美精品一二三| 久久久久9999亚洲精品| 亚洲精品精品亚洲| 日韩国产一区二| 国产成人欧美日韩在线电影| 91麻豆国产精品久久| 欧美一区午夜精品| 亚洲成人福利片| 午夜精品久久久久久久久久久 | 国产三级精品在线| 中文字幕一区在线| 日韩精品成人一区二区三区| 精品综合久久久久久8888| 99视频精品在线| 777奇米成人网| 国产农村妇女精品| 一区二区三区中文在线观看| 日本vs亚洲vs韩国一区三区二区| 国产成人免费视频网站| 欧美日韩三级一区| 国产精品天干天干在线综合| 日本成人在线网站| www.久久精品| 精品美女在线观看| 亚洲最新在线观看| 国产一区在线视频| 欧美丝袜丝交足nylons| 国产亚洲欧美色| 视频在线在亚洲| 91麻豆成人久久精品二区三区| 欧美电影在线免费观看| 欧美国产日韩精品免费观看| 亚洲第一狼人社区| 国产女人18水真多18精品一级做| 色哟哟在线观看一区二区三区| 日韩色在线观看| 一区二区三区在线视频观看| 国产精品一二三| 91精品国产欧美一区二区成人| 亚洲人吸女人奶水| 欧美性大战久久| 中文字幕乱码久久午夜不卡 | 国产欧美视频一区二区| 青青草91视频| 欧美日韩一区二区三区视频| 亚洲人被黑人高潮完整版| 国产高清成人在线| 亚洲精品在线免费播放| 免费观看一级特黄欧美大片| 在线一区二区三区做爰视频网站| 国产精品久久久久精k8| 国产99精品国产| 久久久精品欧美丰满| 麻豆国产欧美日韩综合精品二区| 欧美日韩一区二区在线观看视频| 亚洲免费资源在线播放| 91在线播放网址| 国产精品高潮呻吟| 成人app下载| 欧美激情一区二区三区| 国产综合色在线| 日本91福利区| 日本韩国一区二区三区视频| 国产自产2019最新不卡| 国产亚洲精品久| 欧美日韩免费不卡视频一区二区三区| 成人在线一区二区三区| 天使萌一区二区三区免费观看| 欧洲一区二区av| 亚洲综合小说图片| 91视频www| 夜夜嗨av一区二区三区中文字幕| 色婷婷亚洲精品| 亚洲一区二区在线视频| 欧美日韩国产小视频| 丝袜诱惑制服诱惑色一区在线观看| 欧美性欧美巨大黑白大战| 亚洲福利视频一区二区| 6080yy午夜一二三区久久| 日本不卡视频在线观看| 精品盗摄一区二区三区| 国产精品资源在线| 自拍偷拍欧美激情| 欧美网站大全在线观看| 日本不卡123| 国产亚洲一本大道中文在线| 成人免费毛片嘿嘿连载视频| 最新国产成人在线观看| 欧美性极品少妇| 亚洲欧洲一区二区在线播放| 欧美一区二区三区公司| 国产乱码精品1区2区3区| 欧美激情自拍偷拍| 91视频观看免费| 日本不卡免费在线视频| 久久精品男人的天堂|