亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ch6_1_3.rpt

?? protel電路板設計
?? RPT
字號:
Project Information                      c:\documents and settings\ch6_1_3.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2006 10:46:33

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CH6_1_3


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ch6_1_3   EPM7032LC44-6    2        2        0      2       0           6  %

User Pins:                 2        2        0  



Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

***** Logic for device 'ch6_1_3' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R                                
              E                                
              S                                
              E                             n  
              R                             o  
              V        V  G  G  G  G  G     t  
              E        C  N  N  N  N  N     _  
              D  s  r  C  D  D  D  D  D  q  q  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     2/16( 12%)   2/16( 12%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                             4/32     ( 12%)
Total logic cells used:                          2/32     (  6%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    2/32     (  6%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.50
Total fan-in:                                     5

Total input pins required:                       2
Total output pins required:                      2
Total bidirectional pins required:               0
Total logic cells required:                      2
Total flipflops required:                        0
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         1/  32   (  3%)



Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  r
   5    (2)  (A)      INPUT               0      0   0    0    0    2    0  s


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  40     18    B     OUTPUT      t        0      0   0    1    1    0    0  not_q
  41     17    B     OUTPUT    s t        0      0   0    2    1    2    0  q


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

             Logic cells placed in LAB 'B'
        +--- LC18 not_q
        | +- LC17 q
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'B'
LC      | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * * | - * | <-- q

Pin
4    -> - * | - * | <-- r
5    -> * * | - * | <-- s


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:             c:\documents and settings\ch6_1_3.rpt
ch6_1_3

** EQUATIONS **

r        : INPUT;
s        : INPUT;

-- Node name is 'not_q' 
-- Equation name is 'not_q', location is LC018, type is output.
 not_q   = LCELL( _EQ001 $  GND);
  _EQ001 = !q & !s;

-- Node name is 'q' = '~7~1' 
-- Equation name is 'q', location is LC017, type is output.
 q       = LCELL( _EQ002 $ !r);
  _EQ002 = !q & !r & !s;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                      c:\documents and settings\ch6_1_3.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,171K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩精品综合在线| 色欧美日韩亚洲| 亚洲成人手机在线| 亚洲日本va在线观看| 成人免费一区二区三区视频| 成人免费一区二区三区视频| 亚洲天堂精品视频| 亚洲欧洲日韩女同| 亚洲激情网站免费观看| 亚洲成a人v欧美综合天堂下载| 亚洲成人动漫在线免费观看| 午夜精品久久久久久久久久| 懂色av一区二区三区蜜臀| 国产一区二区三区av电影 | 国产精品美女一区二区在线观看| 国产亚洲欧美日韩在线一区| 国产欧美日韩综合精品一区二区 | 国产精品毛片大码女人| 亚洲日本韩国一区| 天堂资源在线中文精品| 久久99精品久久久久久动态图| 国产一二精品视频| 91在线免费播放| 欧美男同性恋视频网站| 久久亚洲捆绑美女| 亚洲蜜臀av乱码久久精品| 五月婷婷色综合| 国产最新精品精品你懂的| av在线这里只有精品| 欧美日韩国产高清一区二区三区| 欧美精品一区二区三区视频 | 色狠狠av一区二区三区| 337p亚洲精品色噜噜| 国产欧美日韩在线看| 亚洲一区中文日韩| 国产激情一区二区三区四区| 在线欧美日韩国产| 久久女同互慰一区二区三区| 一区二区高清视频在线观看| 精品系列免费在线观看| 色婷婷综合久色| 久久先锋影音av鲁色资源网| 亚洲一卡二卡三卡四卡| 国产激情91久久精品导航| 91成人免费网站| 中文字幕免费一区| 卡一卡二国产精品| 欧美少妇bbb| 中国av一区二区三区| 欧美aaa在线| 91搞黄在线观看| 国产精品黄色在线观看| 久久精品免费看| 欧美精品在线一区二区| 自拍偷自拍亚洲精品播放| 国产精品自产自拍| 精品三级在线观看| 亚洲国产sm捆绑调教视频| aa级大片欧美| 国产精品美女久久久久aⅴ国产馆| 免费亚洲电影在线| 91精品国产综合久久久久久漫画| 亚洲视频一区在线| 99综合电影在线视频| 国产欧美视频一区二区三区| 国产一区二区三区免费在线观看| 日韩写真欧美这视频| 午夜精品福利一区二区三区av| 99re热视频精品| 国产欧美精品一区二区色综合朱莉| 老司机精品视频导航| 日韩一区二区三区四区 | 久久精品欧美日韩精品| 日本不卡一区二区三区高清视频| 欧美精品色一区二区三区| 亚洲大片精品永久免费| 欧美日韩国产电影| 秋霞午夜鲁丝一区二区老狼| 日韩午夜激情视频| 国产一区二区伦理片| 久久久精品影视| 成人不卡免费av| 日韩伦理电影网| 在线亚洲+欧美+日本专区| 亚洲成a人片综合在线| 欧美日韩久久久| 麻豆国产精品官网| 久久人人爽爽爽人久久久| 国产成人亚洲综合a∨婷婷图片 | 午夜激情一区二区三区| 欧美日韩国产123区| 麻豆国产精品一区二区三区| 精品不卡在线视频| youjizz久久| 亚洲不卡一区二区三区| 欧美一区二区成人| 国产精品综合二区| 一区二区三区日韩精品| 91精品国产91综合久久蜜臀| 国产伦精一区二区三区| 日韩电影在线看| 91精品国产麻豆| 风流少妇一区二区| 亚洲一区二区影院| 精品盗摄一区二区三区| 色综合亚洲欧洲| 免费xxxx性欧美18vr| 国产视频视频一区| 欧美美女bb生活片| 国产999精品久久久久久绿帽| 一区二区三区资源| 久久久久国产精品免费免费搜索| 色呦呦日韩精品| 国产综合色在线视频区| 亚洲韩国一区二区三区| 久久久久久久久蜜桃| 欧美系列一区二区| 成人国产精品免费观看动漫| 午夜精品福利在线| 亚洲同性gay激情无套| 久久亚洲综合色| 欧美电影在线免费观看| 99精品视频在线免费观看| 另类人妖一区二区av| 亚洲国产美女搞黄色| 国产精品高潮呻吟久久| 亚洲精品在线网站| 在线不卡欧美精品一区二区三区| www.亚洲人| 大胆欧美人体老妇| 久久精品国产澳门| 天天综合色天天| 亚洲国产一区二区三区青草影视| 中文一区一区三区高中清不卡| 日韩一区二区三区在线| 欧美乱熟臀69xxxxxx| 在线观看区一区二| 91麻豆文化传媒在线观看| 国产精品资源在线看| 精品无人区卡一卡二卡三乱码免费卡 | 国产成人在线看| 麻豆国产精品777777在线| 老司机免费视频一区二区三区| 亚洲一区在线观看视频| 亚洲欧美偷拍另类a∨色屁股| 久久久国产精品麻豆| 欧美成人欧美edvon| 欧美大片一区二区三区| 欧美一区二区三区免费在线看| 欧美日韩一区二区三区视频| 色偷偷成人一区二区三区91| 色婷婷综合激情| 91久久精品国产91性色tv| 色综合咪咪久久| 色婷婷国产精品久久包臀| 成人av片在线观看| 成人av免费在线观看| 91在线一区二区三区| 欧美在线免费观看亚洲| 欧美午夜精品一区二区三区| 欧美午夜视频网站| 日韩欧美一区二区久久婷婷| 欧美成人性福生活免费看| 国产视频一区二区在线| 国产精品天天看| 一区二区三区波多野结衣在线观看| 亚洲精品中文在线观看| 五月婷婷综合在线| 国产主播一区二区| 盗摄精品av一区二区三区| 91日韩在线专区| 制服丝袜日韩国产| 精品国产一二三区| 亚洲天堂中文字幕| 日韩中文字幕区一区有砖一区 | 首页综合国产亚洲丝袜| 蜜桃精品视频在线| 国产a区久久久| 欧美午夜在线一二页| 精品久久国产字幕高潮| 国产精品久久久久四虎| 亚洲福利一二三区| 国产精品资源网| 欧美在线免费观看亚洲| 2023国产精品| 亚洲一区二区视频在线| 国产一区二区三区综合| 欧美性色黄大片| 久久日一线二线三线suv| 亚洲精品老司机| 国内精品久久久久影院薰衣草| 99精品国产99久久久久久白柏| 制服丝袜一区二区三区| 亚洲视频免费观看| 激情文学综合插| 欧亚洲嫩模精品一区三区| 精品国产免费久久| 天堂蜜桃一区二区三区| 成人午夜电影小说| 日韩欧美的一区|