亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ch4_6_1.rpt

?? protel電路板設計
?? RPT
字號:
Project Information                      c:\documents and settings\ch4_6_1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2006 10:54:14

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CH4_6_1


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ch4_6_1   EPM7032LC44-6    5        7        0      7       0           21 %

User Pins:                 5        7        0  



Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

***** Logic for device 'ch4_6_1' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                         d  d  
                                         a  a  
                                         t  t  
              a  a  a                    a  a  
              d  d  d                    o  o  
              d  d  d  V  G  G  G  G  G  u  u  
              r  r  r  C  N  N  N  N  N  t  t  
              2  1  0  C  D  D  D  D  D  6  5  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
   addr3 |  7                                39 | dataout4 
      ce |  8                                38 | dataout3 
RESERVED |  9                                37 | dataout2 
     GND | 10                                36 | dataout1 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | dataout0 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   5/16( 31%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   7/16( 43%)   1/16(  6%)   5/36( 13%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  4.85
Total fan-in:                                    34

Total input pins required:                       5
Total output pins required:                      7
Total bidirectional pins required:               0
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   26
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    7    0  addr0
   5    (2)  (A)      INPUT               0      0   0    0    0    6    0  addr1
   6    (3)  (A)      INPUT               0      0   0    0    0    7    0  addr2
   7    (4)  (A)      INPUT               0      0   0    0    0    7    0  addr3
   8    (5)  (A)      INPUT               0      0   0    0    0    7    0  ce


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B     OUTPUT      t        0      0   0    5    0    0    0  dataout0
  36     22    B     OUTPUT      t        0      0   0    5    0    0    0  dataout1
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  dataout2
  38     20    B     OUTPUT      t        0      0   0    5    0    0    0  dataout3
  39     19    B     OUTPUT      t        0      0   0    5    0    0    0  dataout4
  40     18    B     OUTPUT      t        0      0   0    5    0    0    0  dataout5
  41     17    B     OUTPUT      t        1      0   1    5    0    0    0  dataout6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC23 dataout0
        | +----------- LC22 dataout1
        | | +--------- LC21 dataout2
        | | | +------- LC20 dataout3
        | | | | +----- LC19 dataout4
        | | | | | +--- LC18 dataout5
        | | | | | | +- LC17 dataout6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * * * * | - * | <-- addr0
5    -> * * - * * * * | - * | <-- addr1
6    -> * * * * * * * | - * | <-- addr2
7    -> * * * * * * * | - * | <-- addr3
8    -> * * * * * * * | - * | <-- ce


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:             c:\documents and settings\ch4_6_1.rpt
ch4_6_1

** EQUATIONS **

addr0    : INPUT;
addr1    : INPUT;
addr2    : INPUT;
addr3    : INPUT;
ce       : INPUT;

-- Node name is 'dataout0' 
-- Equation name is 'dataout0', location is LC023, type is output.
 dataout0 = LCELL( _EQ001 $  VCC);
  _EQ001 =  addr0 & !addr1 &  addr2 & !addr3 & !ce
         #  addr0 & !addr2 &  addr3 & !ce
         #  addr1 & !addr2 & !addr3 & !ce
         # !addr0 & !addr1 &  addr2 & !ce;

-- Node name is 'dataout1' 
-- Equation name is 'dataout1', location is LC022, type is output.
 dataout1 = LCELL( _EQ002 $  VCC);
  _EQ002 =  addr0 & !addr1 &  addr2 & !addr3 & !ce
         # !addr0 & !addr1 & !addr2 & !addr3 & !ce
         #  addr0 & !addr2 &  addr3 & !ce
         # !addr0 & !addr1 &  addr2 & !ce;

-- Node name is 'dataout2' 
-- Equation name is 'dataout2', location is LC021, type is output.
 dataout2 = LCELL( _EQ003 $  VCC);
  _EQ003 =  addr0 & !addr2 &  addr3 & !ce
         # !addr0 & !addr2 & !addr3 & !ce;

-- Node name is 'dataout3' 
-- Equation name is 'dataout3', location is LC020, type is output.
 dataout3 = LCELL( _EQ004 $  VCC);
  _EQ004 =  addr0 & !addr1 &  addr2 & !addr3 & !ce
         # !addr0 & !addr1 & !addr2 & !addr3 & !ce
         #  addr0 & !addr2 &  addr3 & !ce
         #  addr1 & !addr2 & !addr3 & !ce;

-- Node name is 'dataout4' 
-- Equation name is 'dataout4', location is LC019, type is output.
 dataout4 = LCELL( _EQ005 $  VCC);
  _EQ005 =  addr1 & !addr2 &  addr3 & !ce
         # !addr0 & !addr1 &  addr2 & !ce
         #  addr0 & !addr2 & !ce
         # !addr1 & !addr3 & !ce;

-- Node name is 'dataout5' 
-- Equation name is 'dataout5', location is LC018, type is output.
 dataout5 = LCELL( _EQ006 $  VCC);
  _EQ006 = !addr0 & !addr1 &  addr2 & !ce
         # !addr1 & !addr2 & !addr3 & !ce
         #  addr1 & !addr2 & !ce;

-- Node name is 'dataout6' 
-- Equation name is 'dataout6', location is LC017, type is output.
 dataout6 = LCELL( _EQ007 $  VCC);
  _EQ007 =  addr0 & !addr1 &  addr2 & !addr3 & !ce
         # !addr0 & !addr1 &  addr2 &  addr3 & !ce
         #  addr0 & !addr1 & !addr2 &  addr3 & !ce
         # !addr0 & !addr1 & !addr2 & !addr3 & !ce
         #  addr1 & !addr2 & !ce;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                      c:\documents and settings\ch4_6_1.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,472K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成+人+日韩+欧美+亚洲| 在线观看日韩精品| 91在线视频播放| 欧美成va人片在线观看| 久久er99热精品一区二区| 久久久久国产精品麻豆| 一区二区视频免费在线观看| 国产一区二区福利视频| 欧美精品久久99| 亚洲精品你懂的| 国产成人在线视频免费播放| 制服丝袜av成人在线看| 亚洲第一主播视频| 成人18视频日本| 国产日韩精品一区二区三区在线| 免费观看91视频大全| 欧美日韩国产首页| 一区二区理论电影在线观看| 99久久精品国产精品久久| 日本一区二区三区久久久久久久久不| 毛片一区二区三区| 91麻豆精品91久久久久同性| 洋洋成人永久网站入口| 一本色道综合亚洲| 亚洲人妖av一区二区| 成人h精品动漫一区二区三区| 久久久久久久综合| 国产一区二区在线电影| 精品区一区二区| 激情综合色综合久久综合| 欧美岛国在线观看| 国产一区二三区好的| 久久婷婷国产综合精品青草 | 在线这里只有精品| 一区二区三区在线视频观看| 色88888久久久久久影院野外| 亚洲人成伊人成综合网小说| 在线影视一区二区三区| 亚洲成av人**亚洲成av**| 欧美精品xxxxbbbb| 麻豆一区二区99久久久久| 精品国产一区二区三区不卡 | 亚洲伊人色欲综合网| 欧美网站大全在线观看| 三级不卡在线观看| 欧美大度的电影原声| 国产一区二区伦理片| 中文字幕乱码日本亚洲一区二区| av电影天堂一区二区在线| 亚洲精选免费视频| 欧美精选在线播放| 国产真实乱偷精品视频免| 中日韩av电影| 欧美吞精做爰啪啪高潮| 久久精品理论片| 夜夜爽夜夜爽精品视频| 日韩一区二区三区视频| 国产成人自拍在线| 亚洲国产中文字幕在线视频综合| 欧美精品123区| 亚洲一区二区三区中文字幕| 日韩欧美国产综合| k8久久久一区二区三区| 日韩国产欧美在线播放| 亚洲国产经典视频| 欧美精品xxxxbbbb| 成+人+亚洲+综合天堂| 亚洲动漫第一页| 日本一区二区不卡视频| 欧美日韩另类一区| 成人午夜激情在线| 日日摸夜夜添夜夜添亚洲女人| 国产清纯白嫩初高生在线观看91| 91久久精品一区二区| 久久国产婷婷国产香蕉| 亚洲六月丁香色婷婷综合久久| 日韩欧美高清dvd碟片| 91在线观看成人| 激情久久五月天| 亚洲国产精品自拍| 国产精品色婷婷| 欧美不卡视频一区| 欧美日韩在线一区二区| 国产91精品露脸国语对白| 男人的j进女人的j一区| 亚洲精品大片www| 国产欧美综合色| 精品国产伦一区二区三区免费 | 国产精品久久久久久久久免费桃花| 欧美日韩国产一级二级| 一本在线高清不卡dvd| 国产精品99久| 久久精品国产澳门| 日日夜夜免费精品视频| 夜夜嗨av一区二区三区网页| 国产精品久久久久久久久图文区| 精品欧美一区二区在线观看| 欧美区视频在线观看| 色欲综合视频天天天| 不卡视频免费播放| 精品一区二区三区不卡| 国产精品久久久久9999吃药| 精品国产123| 欧美xxxxxxxxx| 欧美xxxx在线观看| 日韩限制级电影在线观看| 7777精品伊人久久久大香线蕉经典版下载| 日韩免费在线观看| 51午夜精品国产| 欧美精品在线观看一区二区| 欧美日韩性生活| 欧美日韩一区二区欧美激情| 欧美日韩在线一区二区| 欧美日韩一区高清| 91精品国产丝袜白色高跟鞋| 欧美日韩国产大片| 91精品国产全国免费观看| 制服丝袜中文字幕一区| 日韩欧美国产综合一区| 26uuu色噜噜精品一区二区| 久久婷婷综合激情| 中文一区在线播放| 亚洲激情校园春色| 亚洲国产成人高清精品| 日韩成人一级片| 狠狠久久亚洲欧美| 成人午夜视频在线观看| 91久久精品午夜一区二区| 欧美日韩激情一区二区三区| 欧美一区二区黄| 久久色.com| 亚洲欧洲精品天堂一级| 亚洲综合久久久| 美女被吸乳得到大胸91| 高清成人免费视频| 色噜噜狠狠一区二区三区果冻| 欧美日韩不卡一区二区| 欧美精品一区二区在线观看| 国产精品色在线| 性做久久久久久| 国产乱人伦偷精品视频不卡| aaa亚洲精品| 911国产精品| 中文字幕乱码日本亚洲一区二区| 亚洲精品午夜久久久| 久久激情综合网| 成人美女在线观看| 欧美美女喷水视频| 国产亚洲成aⅴ人片在线观看| 亚洲乱码中文字幕| 久久www免费人成看片高清| 91色九色蝌蚪| 日韩欧美一二三区| 亚洲天堂精品视频| 久久精品72免费观看| 91麻豆免费观看| 久久这里只精品最新地址| 樱花草国产18久久久久| 国产一区二区三区不卡在线观看 | 在线免费精品视频| 欧美精品一区二区三区久久久| 亚洲品质自拍视频| 国产自产高清不卡| 欧美系列亚洲系列| 欧美激情在线一区二区三区| 五月天久久比比资源色| 成人黄色综合网站| 精品免费国产二区三区 | 欧美午夜片在线看| 国产精品私房写真福利视频| 日本视频中文字幕一区二区三区| 97久久超碰国产精品| 国产午夜精品在线观看| 日韩电影一区二区三区| 久久嫩草精品久久久精品| 亚洲国产一区视频| 成人激情免费网站| 国产欧美中文在线| 韩国三级在线一区| 日韩午夜激情免费电影| 亚洲成人1区2区| 欧美性猛交xxxx黑人交| 中文字幕色av一区二区三区| 国产一区二区三区久久悠悠色av| 91精品国产福利在线观看| 亚洲一区二区三区激情| 色偷偷88欧美精品久久久| 国产精品久久久久久久久晋中| 国产精品一区二区在线播放| 欧美一二三区在线| 午夜精品一区二区三区免费视频| 色狠狠一区二区三区香蕉| 日韩伦理av电影| 99久久国产综合色|国产精品| 国产蜜臀av在线一区二区三区| 国产精品一二三四| 亚洲国产精品ⅴa在线观看| 国产99久久久久| 国产精品久久久久久久第一福利| 成人性生交大片免费看视频在线|