亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 屬于麻醉機的一個程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产乱码精品一品二品| 美女任你摸久久| 欧美videos中文字幕| heyzo一本久久综合| 蜜臀久久99精品久久久画质超高清| 国产精品乱码一区二区三区软件| 欧美另类videos死尸| www.亚洲免费av| 久久99精品国产.久久久久| 亚洲影视在线播放| 国产精品欧美久久久久一区二区| 欧美日韩日日夜夜| 一本到不卡免费一区二区| 国产大陆亚洲精品国产| 麻豆国产91在线播放| 亚洲福利一区二区| 国产精品久久久久精k8 | 国产精品一线二线三线| 性久久久久久久久| 国产精品电影院| 亚洲国产精品二十页| 日韩一区二区三| 欧美日本一区二区在线观看| 播五月开心婷婷综合| 国内精品伊人久久久久影院对白| 亚洲图片欧美色图| 亚洲精品欧美在线| 国产精品福利av| 久久美女艺术照精彩视频福利播放| 5月丁香婷婷综合| 欧美精品少妇一区二区三区| 欧美性视频一区二区三区| 91免费视频大全| 成人av午夜电影| 成人激情校园春色| 国内久久精品视频| 国产乱人伦精品一区二区在线观看| 免费成人av在线| 免费观看91视频大全| 蜜桃视频一区二区三区在线观看| 日韩一区欧美二区| 免费观看久久久4p| 黄色精品一二区| 国产精品亚洲а∨天堂免在线| 九九视频精品免费| 国产综合久久久久久久久久久久| 国产一区二区伦理片| 国产福利不卡视频| 成人手机电影网| 91尤物视频在线观看| 91性感美女视频| 91国偷自产一区二区开放时间| 在线精品视频一区二区三四| 欧美视频在线播放| 5566中文字幕一区二区电影 | 国产精品亚洲专一区二区三区 | 欧美精品一区二区三区一线天视频 | 亚洲人成电影网站色mp4| 国产精品电影院| 中文字幕日韩一区| 国产精品国产自产拍高清av| 欧美韩国日本一区| 亚洲欧洲精品天堂一级| 国产欧美日韩在线观看| 国产日韩影视精品| 国产精品无码永久免费888| 欧美极品aⅴ影院| 综合久久久久久| 亚洲天堂久久久久久久| 中文字幕一区二区三区四区不卡| 亚洲制服丝袜在线| 日韩二区三区四区| 蜜桃视频第一区免费观看| 久久精品久久精品| 韩国av一区二区| eeuss鲁片一区二区三区在线看| gogogo免费视频观看亚洲一| 91成人在线观看喷潮| 777精品伊人久久久久大香线蕉| 欧美精品aⅴ在线视频| 欧美日韩在线三区| 久久九九影视网| 国产喷白浆一区二区三区| 亚洲欧洲成人自拍| 亚洲午夜精品网| 另类人妖一区二区av| 国产成人免费在线观看| 暴力调教一区二区三区| 欧美三电影在线| 精品国产电影一区二区| 日本一区二区三级电影在线观看| 综合色天天鬼久久鬼色| 日日欢夜夜爽一区| 国产精品综合av一区二区国产馆| eeuss鲁片一区二区三区在线观看| 日本精品视频一区二区| 欧美一区二区三区免费大片| 国产色91在线| 亚洲一本大道在线| 国产成人免费网站| 欧美亚洲自拍偷拍| 26uuu国产日韩综合| 一区二区在线观看免费视频播放| 日日嗨av一区二区三区四区| 岛国一区二区在线观看| 欧美日韩国产三级| 国产精品国产三级国产aⅴ中文| 一区二区三区中文字幕精品精品| 美女国产一区二区| 成人毛片在线观看| 日韩免费在线观看| 一区二区不卡在线播放| 国产在线看一区| 欧美高清dvd| 综合久久给合久久狠狠狠97色| 亚洲一区欧美一区| 国产一区二区三区不卡在线观看 | 中文字幕精品—区二区四季| 亚洲午夜私人影院| 懂色一区二区三区免费观看| 欧美精品久久一区| 国产欧美日韩在线视频| 国模套图日韩精品一区二区 | 成人网在线免费视频| 日韩一区和二区| 亚洲特级片在线| 大胆欧美人体老妇| 久久这里只有精品视频网| 调教+趴+乳夹+国产+精品| 91视频国产资源| 日本一区二区三区视频视频| 蜜臀av性久久久久蜜臀aⅴ| 欧美性色黄大片| 日韩伦理免费电影| 成人爽a毛片一区二区免费| 精品国产网站在线观看| 无码av中文一区二区三区桃花岛| 99精品热视频| 中文字幕乱码亚洲精品一区| 精品中文字幕一区二区| 91精品国产高清一区二区三区 | 成人高清伦理免费影院在线观看| 精品欧美一区二区三区精品久久| 亚洲一二三专区| 色综合久久综合网欧美综合网| 日本一区二区成人| 国产成人综合视频| 欧美一级专区免费大片| 激情小说欧美图片| 日韩欧美国产成人一区二区| 免费一级欧美片在线观看| 在线成人小视频| 视频一区视频二区中文字幕| 精品视频一区三区九区| 亚洲国产日日夜夜| 欧美日韩一级黄| 亚洲无线码一区二区三区| 色视频欧美一区二区三区| 亚洲精品高清在线| 欧美综合一区二区| 亚洲午夜日本在线观看| 欧美群妇大交群的观看方式| 天堂蜜桃91精品| 日韩一卡二卡三卡四卡| 久久精品国产精品亚洲红杏| 精品1区2区在线观看| 99re在线视频这里只有精品| 久久色在线观看| 97se亚洲国产综合在线| 亚洲欧美日韩国产综合| 欧美色图免费看| 奇米色777欧美一区二区| 久久综合久久99| 成人av一区二区三区| 一区二区三区在线视频观看58| 91久久香蕉国产日韩欧美9色| 日本特黄久久久高潮| 2020日本不卡一区二区视频| 成人国产精品免费观看| 一区二区三区美女| 欧美日韩一卡二卡| 久88久久88久久久| 国产精品网站在线播放| 在线日韩一区二区| 美女视频网站黄色亚洲| 国产欧美日韩激情| 国产乱一区二区| 五月婷婷久久丁香| 久久人人爽人人爽| 99re在线精品| 日韩电影在线一区| 国产精品网站在线播放| 欧美日韩国产高清一区| 麻豆91在线播放免费| 亚洲欧美区自拍先锋| 欧美一区午夜精品| 成人激情综合网站| 日本一道高清亚洲日美韩| 欧美高清一级片在线观看| 成人国产视频在线观看|