亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? rtxconf.a51

?? RTX51 CAN Program for the Infineon C505C, This program demonstrates how to transmit and receive CAN
?? A51
?? 第 1 頁 / 共 5 頁
字號:
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 00H, 00H    ; INT_7   not used
                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   13

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
            ORL     PCON, #20H          ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 4)
   ;**********
   ;* Type 4 *
   ;**********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80517/537 -> 3 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 3
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0B8H
      ?RTX_IEN2            DATA  09AH

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     19
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     19
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     19
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2/ ext. reload)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 00H, 00H    ; INT_7   not used
                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2/CC4)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)
                        DB 00H, 00H, 00H    ; INT_14  not used
                        DB 00H, 00H, 00H    ; INT_15  not used
                        DB 00H, 00H, 01H    ; INT_16  (Serial Channel 1)
                        DB 00H, 00H, 00H    ; INT_17  not used
                        DB 00H, 00H, 00H    ; INT_18  not used
                        DB 00H, 00H, 08H    ; INT_19  (Compare timer ov.)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   19

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
            ORL     PCON, #20H          ; (peripherals stay active)
         ENDM


ELSEIF (?RTX_CPU_TYPE = 21)
   ;**********
   ;* Type 21 *
   ;**********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; C515C -> 3 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 3
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0B8H
      ?RTX_IEN2            DATA  09AH

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0		; INT_0	 (P3.2/INT0)
										; INT_1	 (Timer 0)
         INT_ENTRY      2		; INT_2	 (P3.3/INT1)
         INT_ENTRY      3		; INT_3	 (Timer 1)
         INT_ENTRY      4		; INT_4	 (Ser. channel 0)
         INT_ENTRY      5		; INT_5	 (Timer 2/ ext. reload)
										; INT_6	 not used(WDT)
										; INT_7	 not used(EAL)
         INT_ENTRY      8		; INT_8	 (A/D-Converter)
         INT_ENTRY      9		; INT_9	 (P1.4/INT2/CC4)
         INT_ENTRY     10		; INT_10	 (P1.0/INT3/CC0)
         INT_ENTRY     11		; INT_11	 (P1.1/INT4/CC1)
         INT_ENTRY     12		; INT_12	 (P1.2/INT5/CC2)
         INT_ENTRY     13		; INT_13	 (P1.3/INT6/CC3)
										; INT_14	 not used(SWDT)
										; INT_15	 not used(EXEN2)
         							; INT_16	 not used
			INT_ENTRY     17		; INT_17	 CAN Controller
			INT_ENTRY     18		; INT_18	 SSC
         INT_ENTRY     19		; INT_19	 not used
         INT_ENTRY     20		; INT_20	 INT7
         INT_ENTRY     21		; INT_21	 INT8
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0		; INT_0	 (P3.2/INT0)
			INT_ENTRY		1		; INT_1	 (Timer 0)
         INT_ENTRY      2		; INT_2	 (P3.3/INT1)
         							; INT_3	 (Timer 1)
         INT_ENTRY      4		; INT_4	 (Ser. channel 0)
         INT_ENTRY      5		; INT_5	 (Timer 2/ ext. reload)
										; INT_6	 not used(WDT)
										; INT_7	 not used(EAL)
         INT_ENTRY      8		; INT_8	 (A/D-Converter)
         INT_ENTRY      9		; INT_9	 (P1.4/INT2/CC4)
         INT_ENTRY     10		; INT_10	 (P1.0/INT3/CC0)
         INT_ENTRY     11		; INT_11	 (P1.1/INT4/CC1)
         INT_ENTRY     12		; INT_12	 (P1.2/INT5/CC2)
         INT_ENTRY     13		; INT_13	 (P1.3/INT6/CC3)
										; INT_14	 not used(SWDT)
										; INT_15	 not used(EXEN2)
         							; INT_16	 not used
			INT_ENTRY     17		; INT_17	 CAN Controller
			INT_ENTRY     18		; INT_18	 SSC
         INT_ENTRY     19		; INT_19	 not used
         INT_ENTRY     20		; INT_20	 INT7
         INT_ENTRY     21		; INT_21	 INT8


      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0		; INT_0	 (P3.2/INT0)
			INT_ENTRY		1		; INT_1	 (Timer 0)
         INT_ENTRY      2		; INT_2	 (P3.3/INT1)
         INT_ENTRY      3		; INT_3	 (Timer 1)
         INT_ENTRY      4		; INT_4	 (Ser. channel 0)
					         		; INT_5	 (Timer 2/ ext. reload)
										; INT_6	 not used(WDT)
										; INT_7	 not used(EAL)

         INT_ENTRY      8		; INT_8	 (A/D-Converter)
         INT_ENTRY      9		; INT_9	 (P1.4/INT2/CC4)
         INT_ENTRY     10		; INT_10	 (P1.0/INT3/CC0)
         INT_ENTRY     11		; INT_11	 (P1.1/INT4/CC1)
         INT_ENTRY     12		; INT_12	 (P1.2/INT5/CC2)
         INT_ENTRY     13		; INT_13	 (P1.3/INT6/CC3)
										; INT_14	 not used(SWDT)
										; INT_15	 not used(EXEN2)

         							; INT_16	 not used
			INT_ENTRY     17		; INT_17	 CAN Controller
			INT_ENTRY     18		; INT_18	 SSC
         							; INT_19	 not used
         INT_ENTRY     20		; INT_20	 INT7
         INT_ENTRY     21		; INT_21	 INT8
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2/ ext. reload)
                        DB 00H, 00H, 00H    ; INT_6   not used(WDT)
                        DB 00H, 00H, 00H    ; INT_7   not used(EAL)

                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2/CC4)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)
                        DB 00H, 00H, 00H    ; INT_14  not used(SWDT)
                        DB 00H, 00H, 00H    ; INT_15  not used(EXEN2)

                        DB 00H, 00H, 00H    ; INT_16  not used
                        DB 00H, 00H, 02H    ; INT_17  CAN Controller
                        DB 00H, 00H, 04H    ; INT_18  SSC
                        DB 00H, 00H, 00H    ; INT_19  not used
                        DB 00H, 00H, 10H    ; INT_20  (P7.0/INT7)
                        DB 00H, 00H, 20H    ; INT_21  (P4.5/INT8)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   21

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线精品视频一区二区| 337p亚洲精品色噜噜噜| 午夜精品123| 国产蜜臀av在线一区二区三区| 在线观看国产精品网站| 国产乱国产乱300精品| 一区av在线播放| 国产精品污网站| 日韩精品一区二区在线观看| 91麻豆.com| 成人免费视频视频在线观看免费 | 日本伊人午夜精品| 国产精品久久久久久久第一福利| 日韩欧美精品三级| 欧美老女人第四色| 在线观看成人小视频| 成人一道本在线| 国内精品久久久久影院薰衣草| 亚洲成人动漫av| 亚洲蜜臀av乱码久久精品| 国产午夜精品一区二区三区视频| 日韩一区二区在线观看视频 | 中文字幕欧美国产| 欧美精品一区视频| 日韩一区二区三区视频| 欧美日韩在线播放三区| 色国产综合视频| 色婷婷综合激情| 99久久综合狠狠综合久久| 国产精品一卡二卡在线观看| 日韩成人一区二区| 日韩高清在线电影| 日韩精品高清不卡| 日韩国产成人精品| 日韩国产精品久久久| 天涯成人国产亚洲精品一区av| 一区二区三区在线观看欧美 | 久久精品国内一区二区三区| 午夜一区二区三区视频| 亚洲一二三四在线观看| 一区二区三区中文在线观看| 亚洲三级在线观看| 伊人性伊人情综合网| 亚洲人午夜精品天堂一二香蕉| 国产精品欧美一级免费| 中文字幕一区二区三区在线观看| 国产精品沙发午睡系列990531| 中文字幕欧美日本乱码一线二线 | 精品美女在线播放| 精品国产电影一区二区| 久久精品视频一区| 国产精品毛片a∨一区二区三区 | 亚洲色图视频网| 亚洲免费av高清| 偷拍一区二区三区四区| 午夜av区久久| 狠狠色伊人亚洲综合成人| 国产高清一区日本| 91麻豆国产福利在线观看| 欧美写真视频网站| 日韩一区二区电影在线| www成人在线观看| 国产精品久久久久aaaa樱花 | 蜜桃视频第一区免费观看| 麻豆高清免费国产一区| 国产综合色视频| 97久久精品人人澡人人爽| 欧美亚洲一区二区在线| 日韩一级视频免费观看在线| 久久免费国产精品| 亚洲免费av高清| 老汉av免费一区二区三区| 成人精品高清在线| 欧美日韩午夜在线| 国产亚洲欧美一级| 亚洲午夜精品在线| 国产福利不卡视频| 欧美午夜一区二区三区免费大片| 精品欧美乱码久久久久久1区2区| 国产精品乱码一区二三区小蝌蚪| 亚洲无人区一区| 国产精品综合一区二区三区| 色天天综合久久久久综合片| 欧美大黄免费观看| 亚洲欧美日韩国产一区二区三区 | 久久国产夜色精品鲁鲁99| 成人国产精品免费观看动漫| 欧美日韩久久久久久| 亚洲精品一区二区三区精华液| 亚洲欧美激情插| 国产在线看一区| 欧美亚洲一区三区| 中文成人综合网| 轻轻草成人在线| 91亚洲精华国产精华精华液| 日韩欧美在线观看一区二区三区| 亚洲欧洲美洲综合色网| 蜜桃av噜噜一区| 91行情网站电视在线观看高清版| www国产精品av| 97se亚洲国产综合自在线| 9191久久久久久久久久久| 国产欧美日韩另类视频免费观看| 午夜私人影院久久久久| 成人黄色免费短视频| 精品蜜桃在线看| 肉色丝袜一区二区| 91蝌蚪porny| 中文字幕久久午夜不卡| 另类小说一区二区三区| 欧洲视频一区二区| 国产精品福利影院| 国产精品亚洲一区二区三区在线 | 欧美老人xxxx18| 1024国产精品| 成人综合在线观看| 26uuu色噜噜精品一区二区| 日韩专区欧美专区| 欧美午夜电影一区| 亚洲免费大片在线观看| 大美女一区二区三区| 久久综合色8888| 精品一区二区三区在线播放| 91精品免费观看| 天天操天天干天天综合网| 91成人免费在线视频| 亚洲欧美在线视频观看| 成人高清视频免费观看| 欧美激情一区二区| 国产精品综合久久| 久久在线观看免费| 国内精品伊人久久久久av影院| 日韩欧美一区在线观看| 免费成人美女在线观看| 日韩女优电影在线观看| 日本aⅴ精品一区二区三区| 在线成人免费视频| 青草av.久久免费一区| 在线不卡免费av| 蜜桃精品在线观看| 精品国产免费视频| 国产麻豆视频一区二区| 国产视频一区二区在线| 777精品伊人久久久久大香线蕉| 亚洲午夜精品17c| 欧美日本免费一区二区三区| 视频一区二区三区在线| 69成人精品免费视频| 奇米888四色在线精品| 欧美一级专区免费大片| 国模娜娜一区二区三区| 国产精品嫩草影院com| 91色视频在线| 午夜精品免费在线观看| 日韩欧美一级二级| 国产永久精品大片wwwapp| 国产网站一区二区| heyzo一本久久综合| 亚洲亚洲人成综合网络| 欧美一区二区三区在线视频| 久久97超碰国产精品超碰| 国产亚洲欧洲997久久综合| 99在线精品免费| 亚洲成人av一区二区| 精品日韩在线观看| 成人国产精品视频| 亚洲第一主播视频| 久久这里只有精品首页| 99久久国产免费看| 青娱乐精品在线视频| 国产欧美日韩另类一区| 欧美性xxxxx极品少妇| 久久精品久久久精品美女| 中文无字幕一区二区三区| 欧美性受极品xxxx喷水| 国产在线视频一区二区| 亚洲欧美另类综合偷拍| 日韩欧美在线影院| 99久久精品一区二区| 日韩精品亚洲专区| 国产精品视频一二| 欧美丰满一区二区免费视频| 国产激情91久久精品导航 | 精品国产一区二区国模嫣然| 不卡的av电影| 男女性色大片免费观看一区二区| 欧美高清在线精品一区| 欧美人与禽zozo性伦| 成人精品视频一区二区三区| 五月激情六月综合| 国产精品视频yy9299一区| 91精品久久久久久久99蜜桃| www.激情成人| 精品一区在线看| 亚洲bt欧美bt精品777| 久久久久亚洲综合| 在线电影国产精品| 色综合久久精品| 国产乱子伦一区二区三区国色天香| 亚洲一区在线看|