亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? rtxconf.a51

?? RTX51 CAN Program for the Infineon C505C, This program demonstrates how to transmit and receive CAN
?? A51
?? 第 1 頁 / 共 5 頁
字號:
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2/ ext. reload)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 00H, 00H    ; INT_7   not used
                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2/CC4)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)
                        DB 00H, 00H, 00H    ; INT_14  not used
                        DB 00H, 00H, 00H    ; INT_15  not used
                        DB 00H, 00H, 01H    ; INT_16  (Serial Channel 1)
                        DB 00H, 00H, 00H    ; INT_17  not used
                        DB 00H, 00H, 04H    ; INT_18  (Match in CM0-CM7)
                        DB 00H, 00H, 08H    ; INT_19  (Compare timer ov.)
                        DB 00H, 00H, 10H    ; INT_20  (Match in COMSET)
                        DB 00H, 00H, 20H    ; INT_21  (Match in COMCLR)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   21

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
            ORL     PCON, #20H          ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 10)
   ;***********
   ;* Type 10 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80652 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5  (Ser. channel 1)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   5

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 11)
   ;***********
   ;* Type 11 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80410/610 -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 2
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0E8H
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 00H, 00H, 00H    ; INT_4   not used
                        DB 20H, 00H, 00H    ; INT_5   (I2C)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 01H, 00H    ; INT_7   (INT2)
                        DB 00H, 02H, 00H    ; INT_8   (INT3)
                        DB 00H, 04H, 00H    ; INT_9   (INT4)
                        DB 00H, 08H, 00H    ; INT_10  (INT5)
                        DB 00H, 10H, 00H    ; INT_11  (INT6)
                        DB 00H, 20H, 00H    ; INT_12  (INT7)
                        DB 00H, 40H, 00H    ; INT_13  (INT8)
                        DB 00H, 80H, 00H    ; INT_14  (INT9)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   14

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 12)
   ;***********
   ;* Type 12 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80550 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel)
                        DB 20H, 00H, 00H    ; INT_5  (A/D-Converter)
                        DB 40H, 00H, 00H    ; INT_6  (Watchdog-Timer)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   6

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 13)
   ;***********
   ;* Type 13 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 8051GB -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩亚洲综合在线 | 在线观看91精品国产麻豆| 国产伦精品一区二区三区免费| 亚洲欧美福利一区二区| 中文字幕国产精品一区二区| 日韩欧美在线网站| 欧美日韩美女一区二区| 色婷婷狠狠综合| 色综合久久综合| 色综合久久久久久久| 成人午夜激情视频| 大美女一区二区三区| 国产激情视频一区二区三区欧美 | 日本久久一区二区三区| 成人av动漫在线| 成人午夜视频网站| 国产91综合一区在线观看| 国产乱码精品1区2区3区| 久久99精品久久久久久| 久久成人久久爱| 久国产精品韩国三级视频| 久久精品久久99精品久久| 蜜桃精品视频在线| 老汉av免费一区二区三区| 美女在线视频一区| 精品午夜一区二区三区在线观看 | 免费观看在线综合| 香蕉成人伊视频在线观看| 五月综合激情网| 日本色综合中文字幕| 免费高清不卡av| 国产在线一区二区综合免费视频| 国产一区二区导航在线播放| 国产福利视频一区二区三区| 日韩av电影天堂| 国产一区二区调教| 丁香婷婷综合五月| 91农村精品一区二区在线| 91福利精品视频| 宅男在线国产精品| 日韩免费观看高清完整版| 欧美精品一区二区三区在线| 国产亚洲人成网站| 亚洲欧美日韩在线不卡| av激情综合网| 欧美亚洲国产一区二区三区| 日韩欧美国产综合| 久久精品一区蜜桃臀影院| 中文字幕精品一区二区精品绿巨人| 成人欧美一区二区三区黑人麻豆 | 96av麻豆蜜桃一区二区| 欧美日韩在线三级| 欧美一二区视频| 国产色产综合色产在线视频| 亚洲免费在线电影| 日本在线观看不卡视频| 国产一区二区三区在线观看免费视频 | 久久女同性恋中文字幕| 国产精品你懂的在线欣赏| 一卡二卡欧美日韩| 蜜桃视频第一区免费观看| 成人动漫一区二区| 337p亚洲精品色噜噜| 欧美激情综合五月色丁香小说| 亚洲精品高清在线| 麻豆成人免费电影| 波多野洁衣一区| 欧美一区二区三区精品| 国产精品成人在线观看| 日本特黄久久久高潮| av电影在线观看一区| 欧美一区二区三区四区高清| 中文字幕精品—区二区四季| 亚洲妇女屁股眼交7| 国产不卡在线播放| 91精品国产综合久久久久久| 亚洲欧洲日韩在线| 毛片一区二区三区| 欧洲色大大久久| 精品成人免费观看| 亚洲图片欧美综合| 国产suv精品一区二区883| 欧美日韩精品免费观看视频| 欧美国产日韩亚洲一区| 日韩精品电影在线观看| 91美女在线看| 久久久精品tv| 日韩电影免费在线观看网站| 色婷婷综合久久久中文字幕| 久久综合av免费| 日韩在线a电影| 在线视频国内一区二区| 国产三级三级三级精品8ⅰ区| 日韩高清一区二区| 91年精品国产| 国产精品美女久久久久久久| 激情深爱一区二区| 在线成人免费观看| 亚洲一区二区高清| 91美女视频网站| 久久久久99精品国产片| 男女男精品视频| 欧美乱妇15p| 亚洲精品视频免费看| 成人小视频在线| 国产欧美精品一区| 免费xxxx性欧美18vr| 欧美日韩国产小视频| 亚洲制服丝袜av| 色88888久久久久久影院野外| 国产精品美女久久久久久久 | 欧美国产一区二区| 国产一区二区三区久久悠悠色av| 欧美精品电影在线播放| 亚洲妇女屁股眼交7| 欧美另类高清zo欧美| 日日欢夜夜爽一区| 日韩欧美一级精品久久| 国产综合一区二区| 国产精品免费丝袜| 日本精品一级二级| 婷婷国产在线综合| 日韩视频一区在线观看| 国产一区二区三区四区五区入口 | 欧美肥大bbwbbw高潮| 免费不卡在线视频| 国产亚洲精品7777| 色综合久久综合中文综合网| 亚洲成人资源在线| 精品少妇一区二区三区在线播放| 国产一区二区成人久久免费影院 | 亚洲人一二三区| 欧美四级电影在线观看| 日韩精品视频网站| 国产喂奶挤奶一区二区三区| 99精品热视频| 日韩成人免费在线| 国产午夜精品美女毛片视频| 91丝袜国产在线播放| 婷婷六月综合亚洲| 欧美国产日韩一二三区| 欧美中文字幕一区| 黄色小说综合网站| 亚洲免费在线观看| 日韩一区二区三区四区五区六区| 国产69精品久久久久777| 亚洲综合视频网| 精品国产凹凸成av人网站| 99精品久久免费看蜜臀剧情介绍| 天堂在线亚洲视频| 国产精品久久精品日日| 正在播放一区二区| 成人91在线观看| 视频一区二区欧美| 国产精品久久久久一区 | 中文字幕亚洲电影| 欧美一级艳片视频免费观看| 不卡大黄网站免费看| 视频在线观看一区| 国产精品超碰97尤物18| 日韩精品中文字幕一区二区三区| 丁香网亚洲国际| 男人的j进女人的j一区| 亚洲色图制服诱惑 | 欧美aaaaa成人免费观看视频| 国产精品久久毛片a| 日韩欧美区一区二| 在线观看区一区二| 国产精品香蕉一区二区三区| 石原莉奈在线亚洲二区| 亚洲欧洲日韩在线| ww久久中文字幕| 欧美日韩精品一二三区| 91丨porny丨户外露出| 蜜臀av一区二区在线免费观看| 成人欧美一区二区三区黑人麻豆| 精品国产髙清在线看国产毛片| 在线观看亚洲一区| 成人18精品视频| 国产精品一区免费在线观看| 免费观看91视频大全| 亚洲一区二区在线播放相泽| 亚洲欧洲av另类| 国产亚洲欧美色| 精品欧美一区二区久久 | 综合自拍亚洲综合图不卡区| 欧美精品一区二区三| 91麻豆精品国产91久久久久久| 色欲综合视频天天天| 成人激情黄色小说| 国产精品一区二区在线播放| 久久er99热精品一区二区| 丝袜美腿亚洲一区| 性做久久久久久久久| 一区二区三区四区av| 亚洲猫色日本管| 亚洲视频网在线直播| 日韩美女精品在线| 中文字幕中文字幕一区| 国产精品久久久久久久浪潮网站 |