亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? qq2.rpt

?? 數(shù)字鎖,可以設(shè)置密碼,只有在密碼輸入正確的情況下,才能打開,超過三次出入錯(cuò)誤,報(bào)警.
?? RPT
字號(hào):
Project Information                                        f:\shuzisuo\qq2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/04/2006 00:33:14

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

qq2       EPM7032LC44-6    8        3        0      6       0           18 %

User Pins:                 8        3        0  



Project Information                                        f:\shuzisuo\qq2.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                        f:\shuzisuo\qq2.rpt

** FILE HIERARCHY **



|74160:53|


Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

***** Logic for device 'qq2' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  C  G        
              S  S  S  C  N  N  N  L  N  R  J  
              0  1  2  C  D  D  D  K  D  L  B  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      R3 |  7                                39 | GL 
      R2 |  8                                38 | RESERVED 
      R1 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
      R0 | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     6/16( 37%)   3/16( 18%)   1/16(  6%)  10/36( 27%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            10/32     ( 31%)
Total logic cells used:                          6/32     ( 18%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    6/32     ( 18%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  6.66
Total fan-in:                                    40

Total input pins required:                       8
Total output pins required:                      3
Total bidirectional pins required:               0
Total logic cells required:                      6
Total flipflops required:                        4
Total product terms required:                   14
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
  11    (7)  (A)      INPUT               0      0   0    0    0    2    2  R0
   9    (6)  (A)      INPUT               0      0   0    0    0    2    2  R1
   8    (5)  (A)      INPUT               0      0   0    0    0    2    2  R2
   7    (4)  (A)      INPUT               0      0   0    0    0    2    2  R3
   6    (3)  (A)      INPUT               0      0   0    0    0    2    2  S0
   5    (2)  (A)      INPUT               0      0   0    0    0    2    2  S1
   4    (1)  (A)      INPUT               0      0   0    0    0    2    2  S2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  39     19    B     OUTPUT      t        0      0   0    7    1    0    0  GL
  40     18    B         FF   +  t        0      0   0    0    1    0    0  JB
  41     17    B     OUTPUT      t        0      0   0    7    1    0    0  RL


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (38)    20    B       DFFE   +  t        1      0   1    7    1    0    1  :76
 (37)    21    B       DFFE   +  t        0      0   0    7    1    0    1  :81
 (36)    22    B       DFFE   +  t        0      0   0    0    3    3    3  |74160:53|QA (|74160:53|:6)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                     Logic cells placed in LAB 'B'
        +----------- LC19 GL
        | +--------- LC18 JB
        | | +------- LC17 RL
        | | | +----- LC20 :76
        | | | | +--- LC21 :81
        | | | | | +- LC22 |74160:53|QA
        | | | | | | 
        | | | | | |   Other LABs fed by signals
        | | | | | |   that feed LAB 'B'
LC      | | | | | | | A B |     Logic cells that feed LAB 'B':
LC20 -> - - - - - * | - * | <-- :76
LC21 -> - - - - - * | - * | <-- :81
LC22 -> * * * * * * | - * | <-- |74160:53|QA

Pin
43   -> - - - - - - | - - | <-- CLK
11   -> * - * * * - | - * | <-- R0
9    -> * - * * * - | - * | <-- R1
8    -> * - * * * - | - * | <-- R2
7    -> * - * * * - | - * | <-- R3
6    -> * - * * * - | - * | <-- S0
5    -> * - * * * - | - * | <-- S1
4    -> * - * * * - | - * | <-- S2


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               f:\shuzisuo\qq2.rpt
qq2

** EQUATIONS **

CLK      : INPUT;
R0       : INPUT;
R1       : INPUT;
R2       : INPUT;
R3       : INPUT;
S0       : INPUT;
S1       : INPUT;
S2       : INPUT;

-- Node name is 'GL' 
-- Equation name is 'GL', location is LC019, type is output.
 GL      = LCELL( _EQ001 $  GND);
  _EQ001 = !R0 &  R1 &  R2 & !R3 &  S0 & !S1 &  S2
         # !_LC022 &  S0 & !S1 &  S2;

-- Node name is 'JB' = ':70' 
-- Equation name is 'JB', type is output 
 JB      = DFFE( _LC022 $  GND, GLOBAL( CLK),  VCC,  VCC,  VCC);

-- Node name is 'RL' 
-- Equation name is 'RL', location is LC017, type is output.
 RL      = LCELL( _EQ002 $  VCC);
  _EQ002 = !R0 &  R1 &  R2 & !R3 &  S0 & !S1 &  S2
         # !_LC022 &  S0 & !S1 &  S2;

-- Node name is '|74160:53|:6' = '|74160:53|QA' 
-- Equation name is '_LC022', type is buried 
_LC022   = DFFE( _EQ003 $  VCC, GLOBAL( CLK),  _LC021,  VCC,  VCC);
  _EQ003 = !_LC020 & !_LC022;

-- Node name is ':76' 
-- Equation name is '_LC020', type is buried 
_LC020   = DFFE( _EQ004 $ !_LC022, GLOBAL( CLK),  VCC,  VCC,  VCC);
  _EQ004 =  _LC022 & !R0 &  R1 &  R2 & !R3 &  S1
         #  _LC022 & !R0 &  R1 &  R2 & !R3 & !S0
         #  _LC022 & !R0 &  R1 &  R2 & !R3 & !S2
         # !_LC022 &  S0 & !S1 &  S2;

-- Node name is ':81' 
-- Equation name is '_LC021', type is buried 
_LC021   = DFFE( _EQ005 $  VCC, GLOBAL( CLK),  VCC,  VCC,  VCC);
  _EQ005 = !R0 &  R1 &  R2 & !R3
         # !_LC022 &  S0 & !S1 &  S2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        f:\shuzisuo\qq2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:01
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 4,348K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩国产欧美三级| 日韩午夜小视频| 夜夜嗨av一区二区三区| 2023国产精华国产精品| 久久久国产精品麻豆| 成人性生交大合| 国产一区二区不卡| 成人激情免费电影网址| 国产高清成人在线| 91在线视频网址| 在线亚洲+欧美+日本专区| 不卡的电影网站| 国产98色在线|日韩| 北岛玲一区二区三区四区| 91蝌蚪国产九色| 3d成人动漫网站| 国产精品嫩草影院com| 一区二区三区国产精华| 视频一区二区国产| 国产精品一级片| 日韩欧美的一区| 亚洲免费观看高清完整版在线| 午夜一区二区三区视频| 亚洲chinese男男1069| 成人高清免费观看| 日韩一二在线观看| 亚洲成人自拍网| 成人三级伦理片| 欧美一区二区二区| 洋洋成人永久网站入口| 国产高清久久久| 欧美性猛片aaaaaaa做受| 久久久精品国产免大香伊| 日韩激情视频在线观看| 国产黄色成人av| 久久久精品天堂| 国产999精品久久| 欧美三级日韩三级| 视频一区视频二区在线观看| av高清久久久| 亚洲视频小说图片| 在线免费观看一区| 日产国产高清一区二区三区| 欧美写真视频网站| 老司机午夜精品99久久| 日韩三级电影网址| 国产成人av福利| 亚洲丝袜精品丝袜在线| 欧美日产在线观看| 国产一区二区电影| 亚洲一区二区三区爽爽爽爽爽| 欧美日韩黄视频| 国产精品伊人色| 亚洲视频一区在线| 91浏览器打开| 樱桃国产成人精品视频| 日韩美一区二区三区| 波多野洁衣一区| 免费视频最近日韩| 一区二区三区在线视频播放| 日韩美女天天操| 欧美色图免费看| 成人久久18免费网站麻豆| 日韩中文字幕一区二区三区| 国产精品久久777777| 久久亚洲二区三区| 欧美一区二区三区精品| 欧美色图12p| 成人伦理片在线| 奇米影视一区二区三区| 亚洲h精品动漫在线观看| 一区二区三区精品久久久| 国产精品电影院| 中国av一区二区三区| 国产欧美一区二区精品婷婷| www国产亚洲精品久久麻豆| 欧美精品久久久久久久多人混战 | 国内精品第一页| 日韩和欧美的一区| 亚洲精品ww久久久久久p站| 国产肉丝袜一区二区| 国产精品福利av| 亚洲综合免费观看高清完整版在线 | 国产精品69毛片高清亚洲| 奇米精品一区二区三区在线观看一| 亚洲成人久久影院| 蜜桃一区二区三区四区| 国产福利电影一区二区三区| 成人成人成人在线视频| 欧美日韩情趣电影| 久久亚区不卡日本| 亚洲色欲色欲www在线观看| 亚洲国产精品影院| 国产精品一区二区在线观看网站 | 日韩三级在线观看| 国产精品美日韩| 视频一区二区三区在线| 99re热视频精品| 精品欧美黑人一区二区三区| 亚洲欧美在线高清| 国产在线播放一区| 色一情一乱一乱一91av| 久久婷婷色综合| 日本不卡的三区四区五区| 欧美综合在线视频| 国产精品久久久久久久久免费丝袜 | 欧美精品在欧美一区二区少妇| 国产精品女同一区二区三区| 国产一区二区三区不卡在线观看| 日韩一区二区中文字幕| 男女激情视频一区| 精品国产一区二区在线观看| 国产高清视频一区| 国产精品不卡一区| 欧美少妇xxx| 国产精品一区免费在线观看| 国产精品久久久久天堂| 92国产精品观看| 日本一区二区电影| 欧美日韩精品久久久| 日本不卡123| 亚洲国产精品影院| 日本一区二区三区四区在线视频| 一本色道久久加勒比精品 | 欧美在线观看你懂的| 日日摸夜夜添夜夜添国产精品| 国产欧美日韩麻豆91| 色香蕉久久蜜桃| 不卡一区在线观看| 国内欧美视频一区二区| 亚洲午夜激情网页| 亚洲婷婷综合色高清在线| 欧美日韩国产a| 在线精品视频免费观看| 国产麻豆精品95视频| 男人的天堂久久精品| 性欧美疯狂xxxxbbbb| 五月婷婷另类国产| 亚洲综合视频网| 亚洲激情欧美激情| 国产精品视频一二三| 中文字幕免费观看一区| 国产欧美日韩精品a在线观看| 日韩美女视频在线| 久久久精品日韩欧美| 欧美精品一区二区高清在线观看| 欧美成人免费网站| 欧美成人精品1314www| 日韩精品一区二区三区四区视频 | 91在线一区二区三区| www..com久久爱| 欧美在线观看视频一区二区| 欧美日韩成人综合在线一区二区| 欧美亚一区二区| 日韩欧美电影在线| 国产精品白丝在线| 日韩精品高清不卡| 国产精品香蕉一区二区三区| www.激情成人| 精品国产乱码久久久久久老虎| ww久久中文字幕| 亚洲免费视频中文字幕| 免费看欧美美女黄的网站| 成人深夜视频在线观看| 欧美精品一二三| 亚洲视频一二三区| 懂色中文一区二区在线播放| 欧美日韩一区视频| 亚洲三级电影全部在线观看高清| 蜜臀av在线播放一区二区三区| 国产高清亚洲一区| 精品粉嫩aⅴ一区二区三区四区| 亚洲欧美激情插| av中文字幕一区| 欧美精品一区二区三区在线播放 | 有码一区二区三区| 97超碰欧美中文字幕| 久久综合久久久久88| 美女视频一区在线观看| 欧美日韩一区二区三区在线| 国产清纯白嫩初高生在线观看91| 蜜臀精品久久久久久蜜臀| 色综合久久精品| 成人欧美一区二区三区| 丰满岳乱妇一区二区三区| 久久久久久亚洲综合影院红桃| 午夜精品久久久久久久 | 国产偷国产偷精品高清尤物 | 国产精品一二二区| 中文字幕av在线一区二区三区| 丁香婷婷综合激情五月色| 国产女人18毛片水真多成人如厕| 精品综合久久久久久8888| 久久久久成人黄色影片| 丰满少妇久久久久久久| 18涩涩午夜精品.www| 欧美日韩亚洲综合一区 | 日韩欧美资源站| 春色校园综合激情亚洲| 亚洲国产乱码最新视频|