亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? hdb3a1.rpt

?? 數(shù)字鎖,可以設(shè)置密碼,只有在密碼輸入正確的情況下,才能打開,超過三次出入錯誤,報警.
?? RPT
字號:
Project Information                                     f:\shuzisuo\hdb3a1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/02/2006 23:43:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

hdb3a1    EPM7032LC44-6    8        3        0      3       0           9  %

User Pins:                 8        3        0  



Project Information                                     f:\shuzisuo\hdb3a1.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                     f:\shuzisuo\hdb3a1.rpt

** FILE HIERARCHY **



|74160:32|


Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

***** Logic for device 'hdb3a1' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  C  G        
              R  S  S  C  N  N  N  L  N  J  R  
              3  0  1  C  D  D  D  K  D  B  L  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      R2 |  7                                39 | GL 
      R1 |  8                                38 | RESERVED 
      R0 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
      S2 | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     3/16( 18%)   3/16( 18%)   3/16( 18%)   8/36( 22%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            10/32     ( 31%)
Total logic cells used:                          3/32     (  9%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    3/32     (  9%)
Total shareable expanders not available (n/a):   3/32     (  9%)
Average fan-in:                                  8.33
Total fan-in:                                    25

Total input pins required:                       8
Total output pins required:                      3
Total bidirectional pins required:               0
Total logic cells required:                      3
Total flipflops required:                        1
Total product terms required:                   15
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
   9    (6)  (A)      INPUT               0      0   0    0    0    3    0  R0
   8    (5)  (A)      INPUT               0      0   0    0    0    3    0  R1
   7    (4)  (A)      INPUT               0      0   0    0    0    3    0  R2
   6    (3)  (A)      INPUT               0      0   0    0    0    3    0  R3
   5    (2)  (A)      INPUT               0      0   0    0    0    3    0  S0
   4    (1)  (A)      INPUT               0      0   0    0    0    3    0  S1
  11    (7)  (A)      INPUT               0      0   0    0    0    3    0  S2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  39     19    B     OUTPUT      t        1      0   1    7    1    0    0  GL
  41     17    B         FF   +  t        1      0   1    7    1    3    0  JB (|74160:32|:6)
  40     18    B     OUTPUT      t        1      0   1    7    1    0    0  RL


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

               Logic cells placed in LAB 'B'
        +----- LC19 GL
        | +--- LC17 JB
        | | +- LC18 RL
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'B'
LC      | | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * * * | - * | <-- JB

Pin
43   -> - - - | - - | <-- CLK
9    -> * * * | - * | <-- R0
8    -> * * * | - * | <-- R1
7    -> * * * | - * | <-- R2
6    -> * * * | - * | <-- R3
5    -> * * * | - * | <-- S0
4    -> * * * | - * | <-- S1
11   -> * * * | - * | <-- S2


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                            f:\shuzisuo\hdb3a1.rpt
hdb3a1

** EQUATIONS **

CLK      : INPUT;
R0       : INPUT;
R1       : INPUT;
R2       : INPUT;
R3       : INPUT;
S0       : INPUT;
S1       : INPUT;
S2       : INPUT;

-- Node name is 'GL' 
-- Equation name is 'GL', location is LC019, type is output.
 GL      = LCELL( _EQ001 $  S0);
  _EQ001 = !R0 &  R1 &  R2 & !R3 &  S0
         #  S0 &  S1
         # !JB &  S0
         #  S0 & !S2;

-- Node name is 'JB' = '|74160:32|QA' 
-- Equation name is 'JB', type is output 
 JB      = TFFE(!_EQ002, GLOBAL( CLK), !_EQ003,  VCC,  VCC);
  _EQ002 =  JB &  R0 &  S0 & !S1 &  S2
         #  JB &  R3 &  S0 & !S1 &  S2
         #  JB & !R1 &  S0 & !S1 &  S2
         #  JB & !R2 &  S0 & !S1 &  S2;
  _EQ003 = !R0 &  R1 &  R2 & !R3;

-- Node name is 'RL' 
-- Equation name is 'RL', location is LC018, type is output.
 RL      = LCELL( _EQ004 $ !S0);
  _EQ004 = !R0 &  R1 &  R2 & !R3 &  S0
         #  S0 &  S1
         # !JB &  S0
         #  S0 & !S2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                     f:\shuzisuo\hdb3a1.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 2,811K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜桃视频在线观看一区二区| 精品影视av免费| 久久国产剧场电影| 国产精品 欧美精品| 久久―日本道色综合久久| 免费在线观看视频一区| 精品少妇一区二区三区| 九色综合国产一区二区三区| 精品国产区一区| 风间由美一区二区av101| 亚洲国产精品传媒在线观看| 91视频免费看| 日韩成人一区二区三区在线观看| 欧美一区二区在线视频| 国模无码大尺度一区二区三区| 久久久久久一二三区| 99久久久精品| 天堂av在线一区| 久久久久久久久久看片| av一区二区三区四区| 亚洲电影视频在线| 精品三级在线看| 成熟亚洲日本毛茸茸凸凹| 亚洲黄色小说网站| 欧美一区二区三区人| 欧美精品一区二区三区很污很色的| 一区二区三区不卡视频| 国内精品国产三级国产a久久| 国产视频在线观看一区二区三区| 91理论电影在线观看| 日韩电影在线一区二区三区| 久久久综合网站| 91在线丨porny丨国产| 视频一区视频二区中文| 久久精品夜夜夜夜久久| 欧美性感一区二区三区| 国内精品国产成人| 一区二区久久久久| 久久久久久久久久久久电影| 色婷婷亚洲综合| 极品少妇xxxx精品少妇| 一区二区三区.www| 久久久久久黄色| 欧美三级中文字幕| 国产成人av资源| 日韩国产欧美在线播放| 国产精品毛片无遮挡高清| 亚洲卡通动漫在线| 日本女优在线视频一区二区| 国产欧美一区二区在线观看| 欧美网站大全在线观看| 成人av在线网站| 国产曰批免费观看久久久| 亚洲香肠在线观看| 中文字幕中文字幕一区二区| 精品国产一区二区三区久久久蜜月 | 久久疯狂做爰流白浆xx| 一区二区三区在线视频播放| 国产欧美久久久精品影院| 欧美一级精品大片| 精品视频色一区| 91精品福利视频| 99久久国产综合精品色伊| 国产在线播放一区| 韩国毛片一区二区三区| 免费在线看成人av| 亚洲va韩国va欧美va精品| 精品国产3级a| 国模套图日韩精品一区二区| 国产精品123区| 美女高潮久久久| 日韩 欧美一区二区三区| 亚洲精品免费在线| 综合av第一页| 成人免费小视频| 综合中文字幕亚洲| 国产精品久久久久久一区二区三区| 久久久av毛片精品| 精品国产髙清在线看国产毛片| 3d动漫精品啪啪1区2区免费| 欧美日韩精品免费| 91精品国产一区二区三区| 欧美无砖砖区免费| 欧美丝袜丝nylons| 欧美乱妇15p| 91精品免费在线| 欧美一级精品在线| 久久久夜色精品亚洲| 国产色产综合产在线视频| 国产清纯在线一区二区www| 欧美经典三级视频一区二区三区| 91麻豆精品国产91久久久 | 国产精品三级在线观看| 精品国产一区二区三区久久久蜜月 | 乱中年女人伦av一区二区| 蜜臀av亚洲一区中文字幕| 紧缚捆绑精品一区二区| 高清国产午夜精品久久久久久| 国产不卡一区视频| 91蝌蚪国产九色| 欧美日韩aaaaa| 精品88久久久久88久久久| 国产欧美日韩激情| 夜夜爽夜夜爽精品视频| 视频一区国产视频| 国产精品一区专区| 99久久99久久综合| 欧美日韩一区不卡| 欧美成人精品3d动漫h| 精品国产污污免费网站入口 | 国产一区二区三区不卡在线观看| 1024国产精品| 亚洲一区二区成人在线观看| 日韩成人一级片| 成人免费黄色在线| 欧美性受xxxx| 国产亚洲欧美色| 亚洲一区二区三区在线看| 视频一区欧美日韩| 高清视频一区二区| 色婷婷综合久久久中文字幕| 欧美一区二视频| 国产精品天美传媒沈樵| 亚洲国产精品一区二区久久恐怖片| 石原莉奈在线亚洲三区| 国产成人高清在线| 69p69国产精品| 中文字幕一区日韩精品欧美| 日韩av一区二区在线影视| 不卡一区二区三区四区| 欧美成人伊人久久综合网| 亚洲女人小视频在线观看| 久久精品国产澳门| 欧美性受极品xxxx喷水| 欧洲av在线精品| 国产欧美日韩视频在线观看| 久久免费美女视频| 午夜国产精品影院在线观看| 成人av网站在线观看免费| 7777精品伊人久久久大香线蕉经典版下载 | 88在线观看91蜜桃国自产| 国产精品人妖ts系列视频| 日本成人在线电影网| 在线视频综合导航| 国产精品国产自产拍高清av王其 | 久久综合色天天久久综合图片| 亚洲欧美成人一区二区三区| 国产一区视频在线看| 在线不卡一区二区| 一区二区三区av电影| 99视频一区二区三区| 2023国产精品| 人禽交欧美网站| 欧美美女一区二区三区| 依依成人精品视频| 97精品久久久久中文字幕| 国产精品素人视频| 成人动漫一区二区| 亚洲天堂成人在线观看| 亚洲国产岛国毛片在线| 中文文精品字幕一区二区| 精品午夜一区二区三区在线观看 | 91麻豆国产自产在线观看| 欧美精品一区在线观看| 蜜桃av噜噜一区| 日韩西西人体444www| 丝袜脚交一区二区| 9191久久久久久久久久久| 亚洲一卡二卡三卡四卡五卡| 日本精品免费观看高清观看| 亚洲少妇最新在线视频| 色偷偷成人一区二区三区91| 亚洲日本在线a| 91麻豆国产自产在线观看| 一区二区三区四区av| 欧美性大战久久久久久久蜜臀| 一区二区三区加勒比av| 欧美亚洲禁片免费| 婷婷国产在线综合| 日韩欧美高清在线| 国产麻豆精品久久一二三| 欧美激情艳妇裸体舞| 一本大道久久a久久综合婷婷| 亚洲女爱视频在线| 欧美日韩情趣电影| 久久精品国产久精国产| 在线观看91精品国产麻豆| 国产精品99久| 成人黄色综合网站| 欧美一二三四在线| 国产精品综合视频| 日韩理论电影院| 欧美日韩视频专区在线播放| 日韩中文欧美在线| www国产精品av| 97se狠狠狠综合亚洲狠狠| 亚洲成av人在线观看| 精品国产免费视频| 色偷偷成人一区二区三区91 | 久久综合色鬼综合色|