?? ram44.csf.qmsg
字號:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer " "Info: Running Quartus II Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.0 Build 214 3/25/2004 Service Pack 1 SJ Full Version " "Info: Version 4.0 Build 214 3/25/2004 Service Pack 1 SJ Full Version" { } { } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Jul 26 17:01:31 2004 " "Info: Processing started: Mon Jul 26 17:01:31 2004" { } { } 0} } { } 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --import_settings_files=off --export_settings_files=off ram44 -c ram44 " "Info: Command: quartus_tan --import_settings_files=off --export_settings_files=off ram44 -c ram44" { } { } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0}
{ "Warning" "WTDB_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITDB_NODE_MAP_TO_CLK" "clk " "Info: Assuming node clk is an undefined clock" { } { { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } { "e:/quartus/bin/Assignment Editor.qase" "" "" { Assignment "e:/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } } } 0} } { } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "clk register register ram:inst1\|data3\[3\] ram:inst1\|q\[3\]~reg0 200.0 MHz Internal " "Info: Clock clk Internal fmax is restricted to 200.0 MHz between source register ram:inst1\|data3\[3\] and destination register ram:inst1\|q\[3\]~reg0" { { "Info" "ITDB_CLOCK_TCH_TCL" "2.5 ns 2.5 ns 5.0 ns " "Info: fmax restricted to Clock High delay (2.5 ns) plus Clock Low delay (2.5 ns) : restricted to 5.0 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.200 ns + Longest register register " "Info: + Longest register to register delay is 3.200 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ram:inst1\|data3\[3\] 1 REG LC3_A28 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC3_A28; Fanout = 1; REG Node = 'ram:inst1\|data3\[3\]'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { ram:inst1|data3[3] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.300 ns) + CELL(1.600 ns) 1.900 ns ram:inst1\|i~666 2 COMB LC5_A28 1 " "Info: 2: + IC(0.300 ns) + CELL(1.600 ns) = 1.900 ns; Loc. = LC5_A28; Fanout = 1; COMB Node = 'ram:inst1\|i~666'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "1.900 ns" { ram:inst1|data3[3] ram:inst1|i~666 } "NODE_NAME" } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.300 ns) + CELL(1.000 ns) 3.200 ns ram:inst1\|q\[3\]~reg0 3 REG LC1_A28 7 " "Info: 3: + IC(0.300 ns) + CELL(1.000 ns) = 3.200 ns; Loc. = LC1_A28; Fanout = 7; REG Node = 'ram:inst1\|q\[3\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "1.300 ns" { ram:inst1|i~666 ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.600 ns 81.25 % " "Info: Total cell delay = 2.600 ns ( 81.25 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.600 ns 18.75 % " "Info: Total interconnect delay = 0.600 ns ( 18.75 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "3.200 ns" { ram:inst1|data3[3] ram:inst1|i~666 ram:inst1|q[3]~reg0 } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 7.500 ns + Shortest register " "Info: + Shortest clock path from clock clk to destination register is 7.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(0.000 ns) 7.500 ns ram:inst1\|q\[3\]~reg0 2 REG LC1_A28 7 " "Info: 2: + IC(2.600 ns) + CELL(0.000 ns) = 7.500 ns; Loc. = LC1_A28; Fanout = 7; REG Node = 'ram:inst1\|q\[3\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.600 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 65.33 % " "Info: Total cell delay = 4.900 ns ( 65.33 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 34.67 % " "Info: Total interconnect delay = 2.600 ns ( 34.67 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 7.500 ns - Longest register " "Info: - Longest clock path from clock clk to source register is 7.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(0.000 ns) 7.500 ns ram:inst1\|data3\[3\] 2 REG LC3_A28 1 " "Info: 2: + IC(2.600 ns) + CELL(0.000 ns) = 7.500 ns; Loc. = LC3_A28; Fanout = 1; REG Node = 'ram:inst1\|data3\[3\]'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.600 ns" { clk ram:inst1|data3[3] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 65.33 % " "Info: Total cell delay = 4.900 ns ( 65.33 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 34.67 % " "Info: Total interconnect delay = 2.600 ns ( 34.67 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|data3[3] } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|data3[3] } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.500 ns + " "Info: + Micro clock to output delay of source is 0.500 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.600 ns + " "Info: + Micro setup delay of destination is 0.600 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "3.200 ns" { ram:inst1|data3[3] ram:inst1|i~666 ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|data3[3] } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0}
{ "Info" "ITDB_TSU_RESULT" "ram:inst1\|q\[0\]~reg0 rst clk 6.600 ns register " "Info: tsu for register ram:inst1\|q\[0\]~reg0 (data pin = rst, clock pin = clk) is 6.600 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "13.400 ns + Longest pin register " "Info: + Longest pin to register delay is 13.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns rst 1 PIN Pin_97 1 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_97; Fanout = 1; PIN Node = 'rst'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { rst } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 160 32 200 176 "rst" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(4.500 ns) + CELL(1.600 ns) 11.000 ns ram:inst1\|q\[3\]~50 2 COMB LC1_A36 4 " "Info: 2: + IC(4.500 ns) + CELL(1.600 ns) = 11.000 ns; Loc. = LC1_A36; Fanout = 4; COMB Node = 'ram:inst1\|q\[3\]~50'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "6.100 ns" { rst ram:inst1|q[3]~50 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 8 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.400 ns) + CELL(1.000 ns) 13.400 ns ram:inst1\|q\[0\]~reg0 3 REG LC4_A23 7 " "Info: 3: + IC(1.400 ns) + CELL(1.000 ns) = 13.400 ns; Loc. = LC4_A23; Fanout = 7; REG Node = 'ram:inst1\|q\[0\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.400 ns" { ram:inst1|q[3]~50 ram:inst1|q[0]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.500 ns 55.97 % " "Info: Total cell delay = 7.500 ns ( 55.97 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.900 ns 44.03 % " "Info: Total interconnect delay = 5.900 ns ( 44.03 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "13.400 ns" { rst ram:inst1|q[3]~50 ram:inst1|q[0]~reg0 } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.600 ns + " "Info: + Micro setup delay of destination is 0.600 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 7.400 ns - Shortest register " "Info: - Shortest clock path from clock clk to destination register is 7.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.500 ns) + CELL(0.000 ns) 7.400 ns ram:inst1\|q\[0\]~reg0 2 REG LC4_A23 7 " "Info: 2: + IC(2.500 ns) + CELL(0.000 ns) = 7.400 ns; Loc. = LC4_A23; Fanout = 7; REG Node = 'ram:inst1\|q\[0\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.500 ns" { clk ram:inst1|q[0]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 66.22 % " "Info: Total cell delay = 4.900 ns ( 66.22 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.500 ns 33.78 % " "Info: Total interconnect delay = 2.500 ns ( 33.78 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.400 ns" { clk ram:inst1|q[0]~reg0 } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "13.400 ns" { rst ram:inst1|q[3]~50 ram:inst1|q[0]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.400 ns" { clk ram:inst1|q[0]~reg0 } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk g ram:inst1\|q\[1\]~reg0 19.100 ns register " "Info: tco from clock clk to destination pin g through register ram:inst1\|q\[1\]~reg0 is 19.100 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 7.500 ns + Longest register " "Info: + Longest clock path from clock clk to source register is 7.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(0.000 ns) 7.500 ns ram:inst1\|q\[1\]~reg0 2 REG LC1_A34 7 " "Info: 2: + IC(2.600 ns) + CELL(0.000 ns) = 7.500 ns; Loc. = LC1_A34; Fanout = 7; REG Node = 'ram:inst1\|q\[1\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.600 ns" { clk ram:inst1|q[1]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 65.33 % " "Info: Total cell delay = 4.900 ns ( 65.33 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 34.67 % " "Info: Total interconnect delay = 2.600 ns ( 34.67 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[1]~reg0 } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.500 ns + " "Info: + Micro clock to output delay of source is 0.500 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "11.100 ns + Longest register pin " "Info: + Longest register to pin delay is 11.100 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ram:inst1\|q\[1\]~reg0 1 REG LC1_A34 7 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC1_A34; Fanout = 7; REG Node = 'ram:inst1\|q\[1\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { ram:inst1|q[1]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.300 ns) + CELL(1.600 ns) 3.900 ns DELED:inst\|DOUT\[6\]~12 2 COMB LC1_F30 1 " "Info: 2: + IC(2.300 ns) + CELL(1.600 ns) = 3.900 ns; Loc. = LC1_F30; Fanout = 1; COMB Node = 'DELED:inst\|DOUT\[6\]~12'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "3.900 ns" { ram:inst1|q[1]~reg0 DELED:inst|DOUT[6]~12 } "NODE_NAME" } } } { "d:/workspace/dsp-d/ram/deled.vhd" "" "" { Text "d:/workspace/dsp-d/ram/deled.vhd" 13 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.900 ns) + CELL(6.300 ns) 11.100 ns g 3 PIN Pin_137 0 " "Info: 3: + IC(0.900 ns) + CELL(6.300 ns) = 11.100 ns; Loc. = Pin_137; Fanout = 0; PIN Node = 'g'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.200 ns" { DELED:inst|DOUT[6]~12 g } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 208 600 776 224 "g" "" } } } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.900 ns 71.17 % " "Info: Total cell delay = 7.900 ns ( 71.17 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.200 ns 28.83 % " "Info: Total interconnect delay = 3.200 ns ( 28.83 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "11.100 ns" { ram:inst1|q[1]~reg0 DELED:inst|DOUT[6]~12 g } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[1]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "11.100 ns" { ram:inst1|q[1]~reg0 DELED:inst|DOUT[6]~12 g } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_TH_RESULT" "ram:inst1\|data3\[1\] data\[1\] clk 0.900 ns register " "Info: th for register ram:inst1\|data3\[1\] (data pin = data\[1\], clock pin = clk) is 0.900 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 7.500 ns + Longest register " "Info: + Longest clock path from clock clk to destination register is 7.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(0.000 ns) 7.500 ns ram:inst1\|data3\[1\] 2 REG LC2_A34 1 " "Info: 2: + IC(2.600 ns) + CELL(0.000 ns) = 7.500 ns; Loc. = LC2_A34; Fanout = 1; REG Node = 'ram:inst1\|data3\[1\]'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.600 ns" { clk ram:inst1|data3[1] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 65.33 % " "Info: Total cell delay = 4.900 ns ( 65.33 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 34.67 % " "Info: Total interconnect delay = 2.600 ns ( 34.67 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|data3[1] } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TH_DELAY" "1.300 ns + " "Info: + Micro hold delay of destination is 1.300 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.900 ns - Shortest pin register " "Info: - Shortest pin to register delay is 7.900 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns data\[1\] 1 PIN Pin_38 4 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_38; Fanout = 4; PIN Node = 'data\[1\]'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { data[1] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 192 32 200 208 "data\[3..0\]" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.200 ns) + CELL(0.800 ns) 7.900 ns ram:inst1\|data3\[1\] 2 REG LC2_A34 1 " "Info: 2: + IC(2.200 ns) + CELL(0.800 ns) = 7.900 ns; Loc. = LC2_A34; Fanout = 1; REG Node = 'ram:inst1\|data3\[1\]'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "3.000 ns" { data[1] ram:inst1|data3[1] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "5.700 ns 72.15 % " "Info: Total cell delay = 5.700 ns ( 72.15 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.200 ns 27.85 % " "Info: Total interconnect delay = 2.200 ns ( 27.85 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.900 ns" { data[1] ram:inst1|data3[1] } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|data3[1] } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.900 ns" { data[1] ram:inst1|data3[1] } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_FULL_MIN_TCO_RESULT" "clk a ram:inst1\|q\[3\]~reg0 18.800 ns register " "Info: Minimum tco from clock clk to destination pin a through register ram:inst1\|q\[3\]~reg0 is 18.800 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 7.500 ns + Shortest register " "Info: + Shortest clock path from clock clk to source register is 7.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.900 ns) 4.900 ns clk 1 CLK Pin_101 20 " "Info: 1: + IC(0.000 ns) + CELL(4.900 ns) = 4.900 ns; Loc. = Pin_101; Fanout = 20; CLK Node = 'clk'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 32 200 128 "clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(0.000 ns) 7.500 ns ram:inst1\|q\[3\]~reg0 2 REG LC1_A28 7 " "Info: 2: + IC(2.600 ns) + CELL(0.000 ns) = 7.500 ns; Loc. = LC1_A28; Fanout = 7; REG Node = 'ram:inst1\|q\[3\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "2.600 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.900 ns 65.33 % " "Info: Total cell delay = 4.900 ns ( 65.33 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 34.67 % " "Info: Total interconnect delay = 2.600 ns ( 34.67 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.500 ns + " "Info: + Micro clock to output delay of source is 0.500 ns" { } { { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "10.800 ns + Shortest register pin " "Info: + Shortest register to pin delay is 10.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ram:inst1\|q\[3\]~reg0 1 REG LC1_A28 7 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC1_A28; Fanout = 7; REG Node = 'ram:inst1\|q\[3\]~reg0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "" { ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram.vhd" "" "" { Text "D:/workspace/dsp-d/ram/ram.vhd" 15 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.200 ns) + CELL(1.400 ns) 3.600 ns DELED:inst\|DOUT\[0\]~0 2 COMB LC1_F36 1 " "Info: 2: + IC(2.200 ns) + CELL(1.400 ns) = 3.600 ns; Loc. = LC1_F36; Fanout = 1; COMB Node = 'DELED:inst\|DOUT\[0\]~0'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "3.600 ns" { ram:inst1|q[3]~reg0 DELED:inst|DOUT[0]~0 } "NODE_NAME" } } } { "d:/workspace/dsp-d/ram/deled.vhd" "" "" { Text "d:/workspace/dsp-d/ram/deled.vhd" 13 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.900 ns) + CELL(6.300 ns) 10.800 ns a 3 PIN Pin_144 0 " "Info: 3: + IC(0.900 ns) + CELL(6.300 ns) = 10.800 ns; Loc. = Pin_144; Fanout = 0; PIN Node = 'a'" { } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.200 ns" { DELED:inst|DOUT[0]~0 a } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/ram44.bdf" "" "" { Schematic "D:/workspace/dsp-d/ram/ram44.bdf" { { 112 600 776 128 "a" "" } } } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.700 ns 71.30 % " "Info: Total cell delay = 7.700 ns ( 71.30 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.100 ns 28.70 % " "Info: Total interconnect delay = 3.100 ns ( 28.70 % )" { } { } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "10.800 ns" { ram:inst1|q[3]~reg0 DELED:inst|DOUT[0]~0 a } "NODE_NAME" } } } } 0} } { { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "7.500 ns" { clk ram:inst1|q[3]~reg0 } "NODE_NAME" } } } { "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" "" "" { Report "D:/workspace/dsp-d/ram/db/ram44_cmp.qrpt" Compiler "ram44" "UNKNOWN" "V1" "D:/workspace/dsp-d/ram/db/ram44.quartus_db" { Floorplan "" "" "10.800 ns" { ram:inst1|q[3]~reg0 DELED:inst|DOUT[0]~0 a } "NODE_NAME" } } } } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1 " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Jul 26 17:01:33 2004 " "Info: Processing ended: Mon Jul 26 17:01:33 2004" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0} } { } 0}
{ "Info" "IFLOW_ERROR_COUNT" "Full Compilation 0 s 11 s " "Info: Quartus II Full Compilation was successful. 0 errors, 11 warnings" { } { } 0}
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -