亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pciehp_hpc.c

?? Linux Kernel 2.6.9 for OMAP1710
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* * PCI Express PCI Hot Plug Driver * * Copyright (C) 1995,2001 Compaq Computer Corporation * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) * Copyright (C) 2001 IBM Corp. * Copyright (C) 2003-2004 Intel Corporation * * All rights reserved. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or (at * your option) any later version. * * This program is distributed in the hope that it will be useful, but * WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or * NON INFRINGEMENT.  See the GNU General Public License for more * details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. * * Send feedback to <greg@kroah.com>,<dely.l.sy@intel.com> * */#include <linux/config.h>#include <linux/kernel.h>#include <linux/module.h>#include <linux/types.h>#include <linux/slab.h>#include <linux/vmalloc.h>#include <linux/interrupt.h>#include <linux/spinlock.h>#include <linux/pci.h>#include <asm/system.h>#include "../pci.h"#include "pciehp.h"#ifdef DEBUG#define DBG_K_TRACE_ENTRY      ((unsigned int)0x00000001)	/* On function entry */#define DBG_K_TRACE_EXIT       ((unsigned int)0x00000002)	/* On function exit */#define DBG_K_INFO             ((unsigned int)0x00000004)	/* Info messages */#define DBG_K_ERROR            ((unsigned int)0x00000008)	/* Error messages */#define DBG_K_TRACE            (DBG_K_TRACE_ENTRY|DBG_K_TRACE_EXIT)#define DBG_K_STANDARD         (DBG_K_INFO|DBG_K_ERROR|DBG_K_TRACE)/* Redefine this flagword to set debug level */#define DEBUG_LEVEL            DBG_K_STANDARD#define DEFINE_DBG_BUFFER     char __dbg_str_buf[256];#define DBG_PRINT( dbg_flags, args... )              \	do {                                             \	  if ( DEBUG_LEVEL & ( dbg_flags ) )             \	  {                                              \	    int len;                                     \	    len = sprintf( __dbg_str_buf, "%s:%d: %s: ", \		  __FILE__, __LINE__, __FUNCTION__ );    \	    sprintf( __dbg_str_buf + len, args );        \	    printk( KERN_NOTICE "%s\n", __dbg_str_buf ); \	  }                                              \	} while (0)#define DBG_ENTER_ROUTINE	DBG_PRINT (DBG_K_TRACE_ENTRY, "%s", "[Entry]");#define DBG_LEAVE_ROUTINE	DBG_PRINT (DBG_K_TRACE_EXIT, "%s", "[Exit]");#else#define DEFINE_DBG_BUFFER#define DBG_ENTER_ROUTINE#define DBG_LEAVE_ROUTINE#endif				/* DEBUG */struct ctrl_reg {	u8 cap_id;	u8 nxt_ptr;	u16 cap_reg;	u32 dev_cap;	u16 dev_ctrl;	u16 dev_status;	u32 lnk_cap;	u16 lnk_ctrl;	u16 lnk_status;	u32 slot_cap;	u16 slot_ctrl;	u16 slot_status;	u16 root_ctrl;	u16 rsvp;	u32 root_status;} __attribute__ ((packed));/* offsets to the controller registers based on the above structure layout */enum ctrl_offsets {	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),};static int pcie_cap_base = 0;		/* Base of the PCI Express capability item structure */ #define PCIE_CAP_ID	( pcie_cap_base + PCIECAPID )#define NXT_CAP_PTR	( pcie_cap_base + NXTCAPPTR )#define CAP_REG		( pcie_cap_base + CAPREG )#define DEV_CAP		( pcie_cap_base + DEVCAP )#define DEV_CTRL	( pcie_cap_base + DEVCTRL )#define DEV_STATUS	( pcie_cap_base + DEVSTATUS )#define LNK_CAP		( pcie_cap_base + LNKCAP )#define LNK_CTRL	( pcie_cap_base + LNKCTRL )#define LNK_STATUS	( pcie_cap_base + LNKSTATUS )#define SLOT_CAP	( pcie_cap_base + SLOTCAP )#define SLOT_CTRL	( pcie_cap_base + SLOTCTRL )#define SLOT_STATUS	( pcie_cap_base + SLOTSTATUS )#define ROOT_CTRL	( pcie_cap_base + ROOTCTRL )#define ROOT_STATUS	( pcie_cap_base + ROOTSTATUS )#define hp_register_read_word(pdev, reg , value)		\	pci_read_config_word(pdev, reg, &value)#define hp_register_read_dword(pdev, reg , value)		\	pci_read_config_dword(pdev, reg, &value) #define hp_register_write_word(pdev, reg , value)		\	pci_write_config_word(pdev, reg, value)#define hp_register_dwrite_word(pdev, reg , value)		\	pci_write_config_dword(pdev, reg, value)/* Field definitions in PCI Express Capabilities Register */#define CAP_VER			0x000F#define DEV_PORT_TYPE		0x00F0#define SLOT_IMPL		0x0100#define MSG_NUM			0x3E00/* Device or Port Type */#define NAT_ENDPT		0x00#define LEG_ENDPT		0x01#define ROOT_PORT		0x04#define UP_STREAM		0x05#define	DN_STREAM		0x06#define PCIE_PCI_BRDG		0x07#define PCI_PCIE_BRDG		0x10/* Field definitions in Device Capabilities Register */#define DATTN_BUTTN_PRSN	0x1000#define DATTN_LED_PRSN		0x2000#define DPWR_LED_PRSN		0x4000/* Field definitions in Link Capabilities Register */#define MAX_LNK_SPEED		0x000F#define MAX_LNK_WIDTH		0x03F0/* Link Width Encoding */#define LNK_X1		0x01#define LNK_X2		0x02#define LNK_X4		0x04	#define LNK_X8		0x08#define LNK_X12		0x0C#define LNK_X16		0x10	#define LNK_X32		0x20/*Field definitions of Link Status Register */#define LNK_SPEED	0x000F#define NEG_LINK_WD	0x03F0#define LNK_TRN_ERR	0x0400#define	LNK_TRN		0x0800#define SLOT_CLK_CONF	0x1000/* Field definitions in Slot Capabilities Register */#define ATTN_BUTTN_PRSN	0x00000001#define	PWR_CTRL_PRSN	0x00000002#define MRL_SENS_PRSN	0x00000004#define ATTN_LED_PRSN	0x00000008#define PWR_LED_PRSN	0x00000010#define HP_SUPR_RM	0x00000020#define HP_CAP		0x00000040#define SLOT_PWR_VALUE	0x000003F8#define SLOT_PWR_LIMIT	0x00000C00#define PSN		0xFFF80000	/* PSN: Physical Slot Number *//* Field definitions in Slot Control Register */#define ATTN_BUTTN_ENABLE		0x0001#define PWR_FAULT_DETECT_ENABLE		0x0002#define MRL_DETECT_ENABLE		0x0004#define PRSN_DETECT_ENABLE		0x0008#define CMD_CMPL_INTR_ENABLE		0x0010#define HP_INTR_ENABLE			0x0020#define ATTN_LED_CTRL			0x00C0#define PWR_LED_CTRL			0x0300#define PWR_CTRL			0x0400/* Attention indicator and Power indicator states */#define LED_ON		0x01#define LED_BLINK	0x10#define LED_OFF		0x11/* Power Control Command */#define POWER_ON	0#define POWER_OFF	0x0400/* Field definitions in Slot Status Register */#define ATTN_BUTTN_PRESSED	0x0001#define PWR_FAULT_DETECTED	0x0002#define MRL_SENS_CHANGED	0x0004#define PRSN_DETECT_CHANGED	0x0008#define CMD_COMPLETED		0x0010#define MRL_STATE		0x0020#define PRSN_STATE		0x0040struct php_ctlr_state_s {	struct php_ctlr_state_s *pnext;	struct pci_dev *pci_dev;	unsigned int irq;	unsigned long flags;				/* spinlock's */	u32 slot_device_offset;	u32 num_slots;    	struct timer_list	int_poll_timer;		/* Added for poll event */	php_intr_callback_t 	attention_button_callback;	php_intr_callback_t 	switch_change_callback;	php_intr_callback_t 	presence_change_callback;	php_intr_callback_t 	power_fault_callback;	void 			*callback_instance_id;	struct ctrl_reg 	*creg;				/* Ptr to controller register space */};static spinlock_t hpc_event_lock;DEFINE_DBG_BUFFER		/* Debug string buffer for entire HPC defined here */static struct php_ctlr_state_s *php_ctlr_list_head;	/* HPC state linked list */static int ctlr_seq_num;	/* Controller sequence # */static spinlock_t list_lock;static irqreturn_t pcie_isr(int IRQ, void *dev_id, struct pt_regs *regs);static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int seconds);/* This is the interrupt polling timeout function. */static void int_poll_timeout(unsigned long lphp_ctlr){	struct php_ctlr_state_s *php_ctlr = (struct php_ctlr_state_s *)lphp_ctlr;	DBG_ENTER_ROUTINE	if ( !php_ctlr ) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return;	}	/* Poll for interrupt events.  regs == NULL => polling */	pcie_isr( 0, (void *)php_ctlr, NULL );	init_timer(&php_ctlr->int_poll_timer);	if (!pciehp_poll_time)		pciehp_poll_time = 2; /* reset timer to poll in 2 secs if user doesn't specify at module installation*/	start_int_poll_timer(php_ctlr, pciehp_poll_time);  		return;}/* This function starts the interrupt polling timer. */static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int seconds){	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return;	}	if ( ( seconds <= 0 ) || ( seconds > 60 ) )        	seconds = 2;            /* Clamp to sane value */	php_ctlr->int_poll_timer.function = &int_poll_timeout;	php_ctlr->int_poll_timer.data = (unsigned long)php_ctlr;    /* Instance data */	php_ctlr->int_poll_timer.expires = jiffies + seconds * HZ;	add_timer(&php_ctlr->int_poll_timer);	return;}static int pcie_write_cmd(struct slot *slot, u16 cmd){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	int retval = 0;	u16 slot_status;	DBG_ENTER_ROUTINE 		dbg("%s : Enter\n", __FUNCTION__);	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {			err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);			return retval;		}	dbg("%s : hp_register_read_word SLOT_STATUS %x\n", __FUNCTION__, slot_status);		if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) { 		/* After 1 sec and CMD_COMPLETED still not set, just proceed forward to issue 		   the next command according to spec.  Just print out the error message */		dbg("%s : CMD_COMPLETED not clear after 1 sec.\n", __FUNCTION__);	}	dbg("%s: Before hp_register_write_word SLOT_CTRL %x\n", __FUNCTION__, cmd);	retval = hp_register_write_word(php_ctlr->pci_dev, SLOT_CTRL, cmd | CMD_CMPL_INTR_ENABLE);	if (retval) {		err("%s : hp_register_write_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s : hp_register_write_word SLOT_CTRL %x\n", __FUNCTION__, cmd | CMD_CMPL_INTR_ENABLE);	dbg("%s : Exit\n", __FUNCTION__);	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_check_lnk_status(struct controller *ctrl){	struct php_ctlr_state_s *php_ctlr = ctrl->hpc_ctlr_handle;	u16 lnk_status;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}		retval = hp_register_read_word(php_ctlr->pci_dev, LNK_STATUS, lnk_status);	if (retval) {		err("%s : hp_register_read_word LNK_STATUS failed\n", __FUNCTION__);		return retval;	}	dbg("%s: lnk_status = %x\n", __FUNCTION__, lnk_status);	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) || 		!(lnk_status & NEG_LINK_WD)) {		err("%s : Link Training Error occurs \n", __FUNCTION__);		retval = -1;		return retval;	}	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_get_attention_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_ctrl;	u8 atten_led_state;	int retval = 0;		DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_CTRL, slot_ctrl);	if (retval) {		err("%s : hp_register_read_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s: SLOT_CTRL %x, value read %x\n", __FUNCTION__,SLOT_CTRL, slot_ctrl);	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;	switch (atten_led_state) {	case 0:		*status = 0xFF;	/* Reserved */		break;	case 1:		*status = 1;	/* On */		break;	case 2:		*status = 2;	/* Blink */		break;	case 3:		*status = 0;	/* Off */		break;	default:		*status = 0xFF;		break;	}	DBG_LEAVE_ROUTINE 	return 0;}static int hpc_get_power_status(struct slot * slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_ctrl;	u8 pwr_state;	int	retval = 0;		DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_CTRL, slot_ctrl);	if (retval) {		err("%s : hp_register_read_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s: SLOT_CTRL %x value read %x\n", __FUNCTION__, SLOT_CTRL, slot_ctrl);	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;	switch (pwr_state) {	case 0:		*status = 1;		break;	case 1:		*status = 0;			break;	default:		*status = 0xFF;		break;	}	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_get_latch_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_status;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {		err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);		return retval;	}	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;  	DBG_LEAVE_ROUTINE 	return 0;}static int hpc_get_adapter_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_status;	u8 card_state;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {		err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);		return retval;	}	card_state = (u8)((slot_status & PRSN_STATE) >> 6);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产福利精品一区二区| 欧美一区二区三区精品| 亚洲日韩欧美一区二区在线| 91丨porny丨国产入口| 午夜精品福利视频网站| 欧美不卡在线视频| 色婷婷国产精品| 狠狠色狠狠色合久久伊人| 国产精品成人一区二区三区夜夜夜| 91精品在线一区二区| 99久久99久久免费精品蜜臀| 日韩电影一区二区三区| 亚洲欧美激情一区二区| 欧美大片国产精品| 欧美日本一区二区三区四区| jlzzjlzz国产精品久久| 国产一区二区按摩在线观看| 日韩激情视频网站| 亚洲自拍偷拍网站| 国产精品你懂的在线| 久久蜜臀精品av| 精品日本一线二线三线不卡| 777a∨成人精品桃花网| 欧美日韩一级黄| 91浏览器入口在线观看| 成人教育av在线| 99精品视频免费在线观看| 成人性生交大片免费看在线播放| 精品一区二区在线观看| 激情六月婷婷综合| 成人一区二区三区在线观看| 国产成人精品影视| www.亚洲国产| 91美女精品福利| 欧美日韩亚洲综合| 日韩精品在线看片z| 国产无一区二区| 亚洲三级电影全部在线观看高清| 中文字幕在线视频一区| 夜夜精品视频一区二区 | 国产一区二区三区在线观看免费视频| 丝袜美腿亚洲一区二区图片| 裸体歌舞表演一区二区| av成人老司机| 日韩精品中午字幕| 一区二区国产视频| 激情都市一区二区| 在线亚洲人成电影网站色www| 欧美日韩久久不卡| 中文幕一区二区三区久久蜜桃| 亚洲在线中文字幕| 成人一区在线看| 26uuu精品一区二区在线观看| 中文字幕欧美一区| 国产高清成人在线| 日韩视频一区在线观看| 一区二区三区在线观看视频| 国产一区二区三区精品视频| 欧美日韩三级一区| 亚洲乱码中文字幕| 成人精品亚洲人成在线| 久久伊人蜜桃av一区二区| 日韩中文字幕不卡| 欧美日韩在线播放三区| 亚洲日本va在线观看| caoporn国产一区二区| 国产日韩欧美一区二区三区乱码 | 久久99深爱久久99精品| 日韩欧美电影在线| 免费精品视频在线| 欧美一二三区在线| 捆绑调教一区二区三区| 国产精品久久久久影院亚瑟| 亚洲风情在线资源站| 99久久综合99久久综合网站| 国产色91在线| 欧美无砖专区一中文字| 中文字幕五月欧美| 欧美日韩亚洲不卡| 老司机精品视频导航| 久久久天堂av| 在线精品亚洲一区二区不卡| 亚洲二区视频在线| 精品国产露脸精彩对白| www.66久久| 丝袜亚洲另类欧美| 国产亚洲福利社区一区| 欧美综合色免费| 激情久久五月天| 日韩av网站在线观看| 国产日韩成人精品| 欧美在线你懂的| 成人中文字幕合集| 精彩视频一区二区| 亚洲电影一级片| 国产欧美日韩一区二区三区在线观看| 欧美三级中文字| 95精品视频在线| 国产一区三区三区| 亚洲电影第三页| 亚洲激情av在线| 国产精品久久久久婷婷二区次| 欧美精品色一区二区三区| 91视视频在线直接观看在线看网页在线看 | 欧美精品精品一区| 欧美日韩在线观看一区二区| 色综合网色综合| 99久久精品国产麻豆演员表| 国产69精品久久99不卡| 国产福利一区在线| 国产成a人亚洲| 91网站视频在线观看| 不卡影院免费观看| 99久免费精品视频在线观看| 成人v精品蜜桃久久一区| 高清国产一区二区| www.日韩在线| 欧美高清视频在线高清观看mv色露露十八 | 欧美日韩中文字幕精品| 日韩一级黄色大片| 久久综合九色综合97婷婷女人 | 国产成人在线色| 99久精品国产| 欧美一二三区在线| 中文字幕成人av| 亚洲一区二区av在线| 日韩成人一级片| 国产乱码字幕精品高清av| 成人av电影免费在线播放| 在线看国产日韩| 日本一区二区三区国色天香| 亚洲精品高清在线| 美国三级日本三级久久99| av资源站一区| 欧美成人性战久久| 亚洲综合成人在线| av电影在线观看一区| 日韩精品一区二区在线| 亚洲成人av资源| 成人国产在线观看| 精品sm在线观看| 日韩av中文在线观看| 色av成人天堂桃色av| 国产精品视频观看| 韩日av一区二区| 日韩精品一区二区三区在线播放 | 成人高清视频在线观看| 国产午夜亚洲精品理论片色戒| 蜜臀久久99精品久久久画质超高清| 一本大道久久精品懂色aⅴ| 中文字幕欧美区| 成人一级片在线观看| 中文字幕不卡一区| 成人app在线| 日韩美女精品在线| 色偷偷久久人人79超碰人人澡| 国产精品成人网| 欧美亚洲愉拍一区二区| 亚洲一区视频在线观看视频| 欧美特级限制片免费在线观看| 一区二区三区日韩精品视频| 一本在线高清不卡dvd| 五月天激情综合| 欧美变态tickling挠脚心| 韩国一区二区三区| 中文字幕成人av| 欧美色图激情小说| 久久www免费人成看片高清| 久久综合狠狠综合久久综合88| 国产精品中文字幕日韩精品| 欧美激情艳妇裸体舞| 欧美mv和日韩mv国产网站| 99免费精品视频| 裸体在线国模精品偷拍| 亚洲精品视频免费看| 国产亚洲美州欧州综合国| 在线观看一区日韩| 91在线精品一区二区| 精品一区二区日韩| 亚洲在线成人精品| 亚洲欧美在线视频| 精品国产伦理网| 日韩欧美亚洲国产另类| 欧美系列日韩一区| 成人av网址在线| 国产成人午夜电影网| 麻豆精品精品国产自在97香蕉| 亚洲高清久久久| 亚洲最新视频在线观看| 国产精品欧美综合在线| 久久久久久久久岛国免费| 91精选在线观看| 欧美一二三区精品| 8x8x8国产精品| 国产精品综合av一区二区国产馆| 日韩一区二区三区四区五区六区| 成人app在线观看| 91精品免费在线| 综合婷婷亚洲小说| 激情小说亚洲一区|