亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 詳細講敘了DSP2812的AD轉(zhuǎn)化
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩三级在线观看| 欧美日韩午夜精品| 久久成人av少妇免费| 视频在线观看国产精品| 亚洲风情在线资源站| 性做久久久久久免费观看| 亚洲国产wwwccc36天堂| 午夜成人在线视频| 日本不卡视频在线观看| 日本美女一区二区三区| 国产在线精品一区二区三区不卡| 九九视频精品免费| 丰满白嫩尤物一区二区| 波多野结衣一区二区三区| 91小视频免费看| 欧美在线播放高清精品| 欧美精品久久一区二区三区| 精品免费视频.| 国产精品久久久99| 一区二区高清在线| 精品一区二区免费视频| 国产成人精品三级麻豆| 欧美系列亚洲系列| 亚洲精品在线免费观看视频| 国产精品不卡在线| 日本aⅴ亚洲精品中文乱码| 韩国视频一区二区| 91电影在线观看| 日韩精品一区二区三区swag| 亚洲特级片在线| 免费观看久久久4p| 色综合天天综合网天天看片| 欧美日韩视频专区在线播放| 久久精品网站免费观看| 亚洲一区二区三区四区中文字幕| 免费在线视频一区| 91色综合久久久久婷婷| 日韩午夜精品电影| 亚洲欧美日韩成人高清在线一区| 视频在线观看一区| 91视频观看视频| 精品国产露脸精彩对白 | 欧美日韩亚洲丝袜制服| 久久久久久一二三区| 午夜婷婷国产麻豆精品| 国产成人99久久亚洲综合精品| 欧美性猛交xxxx乱大交退制版| 久久久久免费观看| 蜜桃在线一区二区三区| 在线观看91精品国产入口| 欧美国产日韩一二三区| 韩国毛片一区二区三区| 欧美疯狂性受xxxxx喷水图片| 自拍偷拍亚洲欧美日韩| 国产成人av影院| 日韩精品一区二区三区四区| 午夜精品一区在线观看| 91女神在线视频| 日本一区二区三区dvd视频在线| 日韩av中文字幕一区二区 | 五月婷婷另类国产| 91丨国产丨九色丨pron| 国产精品免费视频网站| 国产福利一区在线观看| 精品久久国产老人久久综合| 亚洲成人你懂的| 欧美日韩你懂得| 一区二区三区在线观看网站| 99久久婷婷国产精品综合| 国产精品视频第一区| 北岛玲一区二区三区四区| 亚洲国产精品传媒在线观看| 国产成人在线免费| 亚洲国产电影在线观看| 成人亚洲一区二区一| 国产欧美一区视频| 成人精品视频网站| 综合久久久久久久| 99精品热视频| 亚洲韩国一区二区三区| 欧美视频在线一区二区三区 | 日韩精品一区二区三区蜜臀 | 亚洲欧洲美洲综合色网| 色综合久久综合| 亚洲午夜羞羞片| 91精品国产欧美一区二区| 日本欧美一区二区三区乱码| 精品区一区二区| 成人午夜精品在线| 国产精品久久久久久久久久免费看 | 91麻豆成人久久精品二区三区| 自拍av一区二区三区| 欧美综合久久久| 秋霞国产午夜精品免费视频| 精品国产亚洲在线| 99久久免费精品高清特色大片| 一区二区三区欧美日| 精品视频123区在线观看| 日本在线播放一区二区三区| 久久久www成人免费毛片麻豆 | 日韩福利电影在线观看| 久久一区二区三区国产精品| 91网站最新网址| 日本视频一区二区| 国产精品乱码人人做人人爱| 欧美无砖专区一中文字| 精品一区二区三区在线视频| 亚洲美女视频一区| 欧美白人最猛性xxxxx69交| av男人天堂一区| 青青青爽久久午夜综合久久午夜 | 亚洲高清不卡在线观看| 亚洲精品一区二区三区99| 日本韩国一区二区三区视频| 久色婷婷小香蕉久久| 亚洲嫩草精品久久| 久久亚洲欧美国产精品乐播 | 色成人在线视频| 极品美女销魂一区二区三区 | 综合网在线视频| 日韩欧美一级二级三级久久久| 99精品久久只有精品| 久久精品国产亚洲一区二区三区| 亚洲欧美乱综合| 国产无一区二区| 精品国产成人系列| 欧美一区二区三区四区五区 | 美女脱光内衣内裤视频久久影院| 中文字幕在线一区免费| 国产午夜精品一区二区| 91精品国产色综合久久ai换脸| 91在线免费播放| 国产91高潮流白浆在线麻豆| 久久99日本精品| 日日夜夜免费精品| 亚洲午夜在线视频| 亚洲一区二区三区影院| 亚洲色大成网站www久久九九| 久久精品水蜜桃av综合天堂| 精品久久久久99| 精品免费国产二区三区| 日韩视频免费观看高清完整版| 欧美日韩夫妻久久| 欧美高清视频不卡网| 欧美日韩精品三区| 欧洲色大大久久| 欧美色图一区二区三区| 在线精品视频一区二区三四 | 8x8x8国产精品| 欧美日韩一二区| 4hu四虎永久在线影院成人| 欧美日韩视频在线第一区 | 亚洲精品菠萝久久久久久久| 综合色天天鬼久久鬼色| 亚洲美女淫视频| 亚洲在线视频免费观看| 亚洲成a人片综合在线| 天天综合天天做天天综合| 日本怡春院一区二区| 久久成人av少妇免费| 国产精品亚洲一区二区三区妖精 | 亚洲欧美乱综合| 亚洲成av人片在线| 免费成人你懂的| 国产传媒久久文化传媒| 不卡的av电影| 欧美日韩视频在线第一区| 这里是久久伊人| 国产清纯白嫩初高生在线观看91 | 亚洲一区在线视频| 三级影片在线观看欧美日韩一区二区 | 91精品蜜臀在线一区尤物| 欧美成人bangbros| 国产精品国产三级国产| 午夜精品一区在线观看| 国产一区二区三区在线观看精品 | 麻豆精品国产91久久久久久| 国产成人综合视频| 色婷婷精品大在线视频| 日韩精品中午字幕| 国产精品福利影院| 日本女优在线视频一区二区| 福利电影一区二区| 欧美日韩中文一区| 国产欧美一区二区精品性| 亚洲国产精品一区二区www在线 | 欧美午夜寂寞影院| 精品99999| 亚洲一区二区三区小说| 国产一区二区三区观看| 欧美做爰猛烈大尺度电影无法无天| 日韩欧美电影一区| 亚洲激情一二三区| 国产伦精品一区二区三区在线观看| 91在线精品一区二区三区| 精品国产乱码久久久久久影片| 亚洲一区二区三区视频在线播放| 狠狠久久亚洲欧美| 欧美日韩视频第一区| 中文字幕在线观看不卡视频|