亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c2410.h

?? vxworks for Sam2410 bsp NoNet
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* * vivi/include/s3c2400.h * * Definition of constants related to the S3C2410 microprocessor(based on ARM 290T). * This file is based on the S3C2400 User Manual 2002,01,23. * * Copyright (C) 2002 MIZI Research, Inc. * *  Author: Janghoon Lyu <nandy@mizi.com> *  Date  : $Date: 2004/02/04 10:37:37 $ * *  $Revision: 1.1.1.1 $ *//* * History *  * 2002-05-14: Janghoon Lyu <nandy@mizi.com> *    - Initial code */#include "hardware.h"#include "bitfield.h"#define USR26_MODE		0x00#define FIQ26_MODE		0x01#define IRQ26_MODE		0x02#define SVC26_MODE		0x03#define USR_MODE		0x10#define FIQ_MODE		0x11#define IRQ_MODE		0x12#define SVC_MODE		0x13#define ABT_MODE		0x17#define UND_MODE		0x1b#define SYSTEM_MODE		0x1f#define MODE_MASK		0x1f#define F_BIT			0x40#define I_BIT			0x80#define CC_V_BIT		(1 << 28)#define CC_C_BIT		(1 << 29)#define CC_Z_BIT		(1 << 30)#define CC_N_BIT		(1 << 31)/* Memory Controller */#define MEM_CTL_BASE		0x48000000#define bMEMCTL(Nb)		__REGl(MEM_CTL_BASE + (Nb))/* Offset */#define oBWSCON			0x00	/* R/W, Bus width and wait status ctrl reg. */#define oBANKCON0		0x04	/* R/W, Bank 0 control reg. */#define oBANKCON1		0x08	/* R/W, Bank 1 control reg. */#define oBANKCON2		0x0C	/* R/W, Bank 2 control reg. */#define oBANKCON3		0x10	/* R/W, Bank 3 control reg. */#define oBANKCON4		0x14	/* R/W, Bank 4 control reg. */#define oBANKCON5		0x18	/* R/W, Bank 5 control reg. */#define oBANKCON6		0x1C	/* R/W, Bank 6 control reg. */#define oBANKCON7		0x20	/* R/W, Bank 7 control reg. */#define oREFRESH		0x24	/* R/W, SDRAM refresh control register */#define oBANKSIZE		0x28	/* R/W, Flexible bank size register */#define oMRSRB6			0x2C	/* R/W, Mode register set register bank 6 */#define oMRSRB7			0x2C	/* R/W, Mode register set register bank 7 *//* Registers */#define BWSCON			bMEMCTL(oBWSCON)#define BANKCON0		bMEMCTL(oBANKCON0)#define BANKCON1		bMEMCTL(oBANKCON1)#define BANKCON2		bMEMCTL(oBANKCON2)#define BANKCON3		bMEMCTL(oBANKCON3)#define BANKCON4		bMEMCTL(oBANKCON4)#define BANKCON5		bMEMCTL(oBANKCON5)#define BANKCON6		bMEMCTL(oBANKCON6)#define BANKCON7		bMEMCTL(oBANKCON7)#define REFRESH			bMEMCTL(oREFRESH)#define BANKSIZE		bMEMCTL(oBANKSIZE)#define MRSRB6			bMEMCTL(oMRSRB6)#define MRSRB7			bMEMCTL(oMRSRB7)/* Bits */#define SELF_REFRESH		(1 << 22)/* Clock and Power Management */#define CLK_CTL_BASE		0x4C000000#define bCLKCTL(Nb)		__REGl(CLK_CTL_BASE + (Nb))/* Offset */#define oLOCKTIME		0x00	/* R/W, PLL lock time count register */#define oMPLLCON		0x04	/* R/W, MPLL configuration register */#define oUPLLCON		0x08	/* R/W, UPLL configuration register */#define oCLKCON			0x0C	/* R/W, Clock generator control reg. */#define oCLKSLOW		0x10	/* R/W, Slow clock control register */#define oCLKDIVN		0x14	/* R/W, Clock divider control *//* Registers */#define LOCKTIME		bCLKCTL(oLOCKTIME)#define MPLLCON			bCLKCTL(oMPLLCON)#define UPLLCON			bCLKCTL(oUPLLCON)#define CLKCON			bCLKCTL(oCLKCON)#define CLKSLOW			bCLKCTL(oCLKSLOW)#define CLKDIVN			bCLKCTL(oCLKDIVN)/* Fields */#define fMPLL_MDIV		Fld(8,12)#define fMPLL_PDIV		Fld(6,4)#define fMPLL_SDIV		Fld(2,0)/* macros */#define GET_MDIV(x)		FExtr(x, fMPLL_MDIV)#define GET_PDIV(x)		FExtr(x, fMPLL_PDIV)#define GET_SDIV(x)		FExtr(x, fMPLL_SDIV)/* GPIO */#define GPIO_CTL_BASE		0x56000000#define bGPIO(p,o)		__REGl(GPIO_CTL_BASE + (p) + (o))/* Offset */#define oGPIO_CON		0x0	/* R/W, Configures the pins of the port */#define oGPIO_DAT		0x4	/* R/W,	Data register for port */#define oGPIO_UP		0x8	/* R/W, Pull-up disable register */#define oGPIO_RESERVED		0xC	/* R/W, Reserved */#define oGPIO_A			0x00#define oGPIO_B			0x10#define oGPIO_C			0x20#define oGPIO_D			0x30#define oGPIO_E			0x40#define oGPIO_F			0x50#define oGPIO_G			0x60#define oGPIO_H			0x70#define oMISCCR			0x80	/* R/W, Miscellaneous control register */#define oDCLKCON		0x84	/* R/W, DCLK0/1 control register */#define oEXTINT0		0x88	/* R/W, External interrupt control reg. 0 */#define oEXTINT1		0x8C	/* R/W, External interrupt control reg. 1 */#define oEXTINT2		0x90	/* R/W, External interrupt control reg. 2 */#define oEINTFLT0		0x94	/* R/W, Reserved */#define oEINTFLT1		0x98	/* R/W, Reserved */#define oEINTFLT2		0x9C	/* R/W, External interrupt control reg. 2 */#define oEINTFLT3		0xA0	/* R/W, External interrupt control reg. 3 */#define oEINTMASK		0xA4	/* R/W, External interrupt mask register */#define oEINTPEND		0xA8	/* R/W, External interrupt pending reg. *//* Registers */#define GPACON			bGPIO(oGPIO_A, oGPIO_CON)#define GPADAT			bGPIO(oGPIO_A, oGPIO_DAT)#define GPBCON			bGPIO(oGPIO_B, oGPIO_CON)#define GPBDAT			bGPIO(oGPIO_B, oGPIO_DAT)#define GPBUP			bGPIO(oGPIO_B, oGPIO_UP)#define GPCCON			bGPIO(oGPIO_C, oGPIO_CON)#define GPCDAT			bGPIO(oGPIO_C, oGPIO_DAT)#define GPCUP			bGPIO(oGPIO_C, oGPIO_UP)#define GPDCON			bGPIO(oGPIO_D, oGPIO_CON)#define GPDDAT			bGPIO(oGPIO_D, oGPIO_DAT)#define GPDUP			bGPIO(oGPIO_D, oGPIO_UP)#define GPECON			bGPIO(oGPIO_E, oGPIO_CON)#define GPEDAT			bGPIO(oGPIO_E, oGPIO_DAT)#define GPEUP			bGPIO(oGPIO_E, oGPIO_UP)#define GPFCON			bGPIO(oGPIO_F, oGPIO_CON)#define GPFDAT			bGPIO(oGPIO_F, oGPIO_DAT)#define GPFUP			bGPIO(oGPIO_F, oGPIO_UP)#define GPGCON			bGPIO(oGPIO_G, oGPIO_CON)#define GPGDAT			bGPIO(oGPIO_G, oGPIO_DAT)#define GPGUP			bGPIO(oGPIO_G, oGPIO_UP)#define GPHCON			bGPIO(oGPIO_H, oGPIO_CON)#define GPHDAT			bGPIO(oGPIO_H, oGPIO_DAT)#define GPHUP			bGPIO(oGPIO_H, oGPIO_UP)#define MISCCR			bGPIO(oMISCCR, 0)#define DCLKCON			bGPIO(oDCLKCON, 0)#define EXTINT0			bGPIO(oEXTINT0, 0)#define EXTINT1			bGPIO(oEXTINT1, 0)#define EXTINT2			bGPIO(oEXTINT2, 0)#define EINTFLT0		bGPIO(oEINTFLT0, 0)#define EINTFLT1		bGPIO(oEINTFLT1, 0)#define EINTFLT2		bGPIO(oEINTFLT2, 0)#define EINTFLT3		bGPIO(oEINTFLT3, 0)#define EINTMASK		bGPIO(oEINTMASK, 0)#define EINTPEND		bGPIO(oEINTPEND, 0)/* UART */#define UART_CTL_BASE		0x50000000#define UART0_CTL_BASE		UART_CTL_BASE#define UART1_CTL_BASE		UART_CTL_BASE + 0x4000#define UART2_CTL_BASE		UART_CTL_BASE + 0x8000#define bUART(x, Nb)		__REGl(UART_CTL_BASE + (x)*0x4000 + (Nb))#define bUARTb(x, Nb)		__REGb(UART_CTL_BASE + (x)*0x4000 + (Nb))/* Offset */#define oULCON			0x00	/* R/W, UART line control register */#define oUCON			0x04	/* R/W, UART control register */#define oUFCON			0x08	/* R/W, UART FIFO control register */#define oUMCON			0x0C	/* R/W, UART modem control register */#define oUTRSTAT		0x10	/* R  , UART Tx/Rx status register */#define oUERSTAT		0x14	/* R  , UART Rx error status register */#define oUFSTAT			0x18	/* R  , UART FIFO status register */#define oUMSTAT			0x1C	/* R  , UART Modem status register */#define oUTXHL			0x20	/*   W, UART transmit(little-end) buffer */#define oUTXHB			0x23	/*   W, UART transmit(big-end) buffer */#define oURXHL			0x24	/* R  , UART receive(little-end) buffer */#define oURXHB			0x27	/* R  , UART receive(big-end) buffer */#define oUBRDIV			0x28	/* R/W, Baud rate divisor register *//* Registers */#define ULCON0			bUART(0, oULCON)#define UCON0			bUART(0, oUCON)#define UFCON0			bUART(0, oUFCON)#define UMCON0			bUART(0, oUMCON)#define UTRSTAT0		bUART(0, oUTRSTAT)#define UERSTAT0		bUART(0, oUERSTAT)#define UFSTAT0			bUART(0, oUFSTAT)#define UMSTAT0			bUART(0, oUMSTAT)#define UTXH0			bUARTb(0, oUTXHL)#define URXH0			bUARTb(0, oURXHL)#define UBRDIV0			bUART(0, oUBRDIV)#define ULCON1			bUART(1, oULCON)#define UCON1			bUART(1, oUCON)#define UFCON1			bUART(1, oUFCON)#define UMCON1			bUART(1, oUMCON)#define UTRSTAT1		bUART(1, oUTRSTAT)#define UERSTAT1		bUART(1, oUERSTAT)#define UFSTAT1			bUART(1, oUFSTAT)#define UMSTAT1			bUART(1, oUMSTAT)#define UTXH1			bUARTb(1, oUTXHL)#define URXH1			bUARTb(1, oURXHL)#define UBRDIV1			bUART(1, oUBRDIV)#define ULCON2			bUART(2, oULCON)#define UCON2			bUART(2, oUCON)#define UFCON2			bUART(2, oUFCON)#define UMCON2			bUART(2, oUMCON)#define UTRSTAT2		bUART(2, oUTRSTAT)#define UERSTAT2		bUART(2, oUERSTAT)#define UFSTAT2			bUART(2, oUFSTAT)#define UMSTAT2			bUART(2, oUMSTAT)#define UTXH2			bUARTb(2, oUTXHL)#define URXH2			bUARTb(2, oURXHL)#define UBRDIV2			bUART(2, oUBRDIV)/* ... */#define UTRSTAT_TX_EMPTY	(1 << 2)#define UTRSTAT_RX_READY	(1 << 0)#define UART_ERR_MASK		0xF /* Interrupts */#define INT_CTL_BASE		0x4A000000#define bINT_CTL(Nb)		__REG(INT_CTL_BASE + (Nb))/* Offset */#define oSRCPND			0x00#define oINTMOD			0x04#define oINTMSK			0x08#define oPRIORITY		0x0a#define oINTPND			0x10

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产黄人亚洲片| 九色综合狠狠综合久久| 99视频一区二区| 国产精品久99| 色婷婷精品久久二区二区蜜臀av| 亚洲欧洲一区二区在线播放| 日本精品视频一区二区| 亚洲国产精品久久人人爱蜜臀| 欧美日韩在线一区二区| 日韩vs国产vs欧美| 国产亚洲一区二区在线观看| 成人在线视频一区二区| 亚洲欧美激情插| 欧美一区二区网站| 国产成人8x视频一区二区| 国产精品黄色在线观看| 欧美日韩国产片| 精品亚洲国内自在自线福利| 中文字幕免费一区| 欧美在线播放高清精品| 久久精品国产99| 国产精品蜜臀在线观看| 欧美人与禽zozo性伦| 麻豆高清免费国产一区| 国产精品久久久久精k8| 8x8x8国产精品| 成人性色生活片| 午夜精品久久久久久久99樱桃| 337p粉嫩大胆噜噜噜噜噜91av| 91香蕉国产在线观看软件| 蜜桃在线一区二区三区| 国产精品夫妻自拍| 欧美一区二区在线免费播放| 成人小视频在线| 天堂va蜜桃一区二区三区漫画版| 国产欧美日韩不卡| 欧美日韩一区二区三区免费看| 国产一区二区不卡| 性欧美疯狂xxxxbbbb| 国产精品蜜臀av| 欧美一区二区视频在线观看2022| 不卡一区二区在线| 麻豆精品视频在线观看视频| 一区二区三区四区在线播放| 久久综合给合久久狠狠狠97色69| 色爱区综合激月婷婷| 激情综合色丁香一区二区| 一区二区三区**美女毛片| 国产日韩欧美精品电影三级在线| 欧美日韩成人综合| 色综合欧美在线| 成人午夜激情在线| 国模冰冰炮一区二区| 午夜精品久久久久久| 亚洲综合网站在线观看| 国产精品不卡一区| 久久精品亚洲精品国产欧美kt∨| 欧美一区二区久久久| 欧美最新大片在线看| 91蝌蚪国产九色| 99久久久精品免费观看国产蜜| 激情综合色播激情啊| 乱一区二区av| 免费成人小视频| 日韩二区三区四区| 亚洲第一会所有码转帖| 亚洲在线视频一区| 一区二区三区在线免费观看| 亚洲欧美偷拍卡通变态| 最新日韩在线视频| 国产精品第一页第二页第三页| 久久久久久久综合狠狠综合| 久久新电视剧免费观看| 欧美精品一区二区三区蜜桃视频 | 大胆亚洲人体视频| 国产乱色国产精品免费视频| 久久99精品网久久| 国产精品综合一区二区三区| 国产曰批免费观看久久久| 国产中文字幕精品| 国产激情一区二区三区桃花岛亚洲| 黄色资源网久久资源365| 国内成人免费视频| 成人黄色综合网站| 不卡高清视频专区| 色婷婷av一区二区三区gif| 在线观看日韩av先锋影音电影院| 欧美最新大片在线看| 制服丝袜激情欧洲亚洲| 日韩一卡二卡三卡国产欧美| 欧美精品一区二区三区在线播放 | 91尤物视频在线观看| 91免费观看在线| 欧美精品久久一区二区三区| 日韩一级免费观看| 精品国产制服丝袜高跟| 亚洲国产精品成人综合色在线婷婷| 国产精品私人影院| 亚洲自拍偷拍九九九| 蜜桃视频第一区免费观看| 国产jizzjizz一区二区| 色婷婷综合五月| 日韩一区二区在线播放| 日本一区二区在线不卡| 夜夜嗨av一区二区三区中文字幕| 日韩av电影免费观看高清完整版 | 欧美日韩一区二区三区免费看| 欧美一卡2卡三卡4卡5免费| 久久色.com| 亚洲综合久久久久| 狠狠狠色丁香婷婷综合激情| av在线免费不卡| 欧美高清视频不卡网| 国产亚洲精品福利| 亚洲免费在线观看| 久久se精品一区二区| 99久久伊人久久99| 日韩欧美国产一区二区三区| 国产精品久久毛片| 美女爽到高潮91| 91麻豆免费观看| 精品少妇一区二区三区在线视频| 18成人在线视频| 另类的小说在线视频另类成人小视频在线| 成人免费毛片aaaaa**| 88在线观看91蜜桃国自产| 亚洲国产成人午夜在线一区| 午夜婷婷国产麻豆精品| 99久久久精品| 久久精品一区八戒影视| 日韩1区2区日韩1区2区| 99久久久无码国产精品| 欧美精品一区二区不卡| 午夜精品久久久久久久蜜桃app| 成人av网站在线观看免费| 精品国产区一区| 日日摸夜夜添夜夜添精品视频 | 欧美精品精品一区| 中文字幕av免费专区久久| 美女视频黄频大全不卡视频在线播放| 91免费精品国自产拍在线不卡| 久久这里只有精品首页| 奇米精品一区二区三区在线观看一| av动漫一区二区| 国产欧美日韩精品在线| 激情综合网av| 精品播放一区二区| 日韩国产精品久久久久久亚洲| 色94色欧美sute亚洲线路一ni| 国产亚洲成av人在线观看导航| 美女在线一区二区| 欧美日韩国产系列| 亚洲欧美日韩国产一区二区三区 | 91毛片在线观看| 国产精品婷婷午夜在线观看| 国产精品自拍在线| 精品国产制服丝袜高跟| 老汉av免费一区二区三区| 欧美猛男超大videosgay| 亚洲综合精品自拍| 欧美最猛黑人xxxxx猛交| 夜夜亚洲天天久久| 欧美视频一区二区在线观看| 亚洲在线视频网站| 欧美日韩中文精品| 亚洲资源在线观看| 欧美久久久久久久久久| 天天影视涩香欲综合网| 8v天堂国产在线一区二区| 丝袜亚洲精品中文字幕一区| 欧美日韩国产乱码电影| 日日夜夜免费精品| 欧美大片一区二区三区| 国产一区二区福利| 国产精品美女久久久久av爽李琼| 成人精品高清在线| 中文字幕在线播放不卡一区| 日本韩国精品在线| 亚洲第一激情av| 欧美va天堂va视频va在线| 激情五月婷婷综合| 国产精品麻豆网站| 欧美中文字幕一区二区三区| 视频一区国产视频| 精品久久久三级丝袜| 国产东北露脸精品视频| 亚洲品质自拍视频网站| 欧美在线free| 蓝色福利精品导航| 国产精品成人午夜| 欧美日韩精品一区二区三区蜜桃| 麻豆成人在线观看| 国产精品国产三级国产普通话三级 | 精品国产三级a在线观看| 国产不卡高清在线观看视频| 亚洲裸体xxx| 欧美一级在线视频| www..com久久爱| 亚洲成人一二三| 国产亚洲精品免费|