亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? csl_mcbsphal.h

?? 基于VPM642的距離變換程序
?? H
?? 第 1 頁 / 共 5 頁
字號:
/******************************************************************************\*           Copyright (C) 1999-2001 Texas Instruments Incorporated.*                           All Rights Reserved*------------------------------------------------------------------------------* FILENAME...... csl_mcbsphal.h* DATE CREATED.. 06/12/1999* LAST MODIFIED. 08/02/2004 - Adding support for C6418*                10/02/2001*                          - 6713 device addition*                04/21/2004 - Fixed XCR0 bad address*------------------------------------------------------------------------------* REGISTERS** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)* DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)* SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)* RCR0  - serial port 0 receive control register* RCR1  - serial port 1 receive control register* RCR2  - serial port 2 receive control register (1)* XCR0  - serial port 0 transmit control register* XCR1  - serial port 1 transmit control register* XCR2  - serial port 2 transmit control register (1)* SRGR0 - serial port 0 sample rate generator register* SRGR1 - serial port 1 sample rate generator register* SRGR2 - serial port 2 sample rate generator register (1)* MCR0  - serial port 0 multichannel control register* MCR1  - serial port 1 multichannel control register* MCR2  - serial port 2 multichannel control register (1)* RCER0 - serial port 0 receive channel enable register* RCER1 - serial port 1 receive channel enable register* RCER2 - serial port 2 receive channel enable register (1)* XCER0 - serial port 0 transmit channel enable register* XCER1 - serial port 1 transmit channel enable register* XCER2 - serial port 2 transmit channel enable register (1)* RCERE00 - serial port 0 Enhanced receive channel enable register 0 (2)* RCERE01 - serial port 1 Enhanced receive channel enable register 0 (2)* RCERE02 - serial port 2 Enhanced receive channel enable register 0 (2)* RCERE10 - serial port 0 Enhanced receive channel enable register 1 (2)* RCERE11 - serial port 1 Enhanced receive channel enable register 1 (2)* RCERE12 - serial port 2 Enhanced receive channel enable register 1 (2)* RCERE20 - serial port 0 Enhanced receive channel enable register 2 (2)* RCERE21 - serial port 1 Enhanced receive channel enable register 2 (2)* RCERE22 - serial port 2 Enhanced receive channel enable register 2 (2)* RCERE30 - serial port 0 Enhanced receive channel enable register 3 (2)* RCERE31 - serial port 1 Enhanced receive channel enable register 3 (2)* RCERE32 - serial port 2 Enhanced receive channel enable register 3 (2)* XCERE00 - serial port 0 Enhanced transmit channel enable register 0 (2)* XCERE01 - serial port 1 Enhanced transmit channel enable register 0 (2)* XCERE02 - serial port 2 Enhanced transmit channel enable register 0 (2)* XCERE10 - serial port 0 Enhanced transmit channel enable register 1 (2)* XCERE11 - serial port 1 Enhanced transmit channel enable register 1 (2)* XCERE12 - serial port 2 Enhanced transmit channel enable register 1 (2)* XCERE20 - serial port 0 Enhanced transmit channel enable register 2 (2)* XCERE21 - serial port 1 Enhanced transmit channel enable register 2 (2)* XCERE22 - serial port 2 Enhanced transmit channel enable register 2 (2)* XCERE30 - serial port 0 Enhanced transmit channel enable register 3 (2)* XCERE31 - serial port 1 Enhanced transmit channel enable register 3 (2)* XCERE32 - serial port 2 Enhanced transmit channel enable register 3 (2)* PCR0  - serial port 0 pin control register* PCR1  - serial port 1 pin control register* PCR2  - serial port 2 pin control register (1)** (1) only supported on devices with three serial ports* (2) supported by C64x devices (RCERx replaced by RCERE0x, XCERx replaced by XCERE0x)*\******************************************************************************/#ifndef _CSL_MCBSPHAL_H_#define _CSL_MCBSPHAL_H_#include <csl_stdinc.h>#include <csl_chip.h>#if (MCBSP_SUPPORT)/******************************************************************************\* MISC section\******************************************************************************/#if (CHIP_6202|CHIP_6203|CHIP_6414|CHIP_6415|CHIP_6416)  #define _MCBSP_PORT_CNT        3  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u  #define _MCBSP_BASE_PORT2      0x01A40000u#else  #define _MCBSP_PORT_CNT        2  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u#endif/******************************************************************************\* module level register/field access macros\******************************************************************************/  /* ----------------- */  /* FIELD MAKE MACROS */  /* ----------------- */  #define MCBSP_FMK(REG,FIELD,x)\    _PER_FMK(MCBSP,##REG,##FIELD,x)  #define MCBSP_FMKS(REG,FIELD,SYM)\    _PER_FMKS(MCBSP,##REG,##FIELD,##SYM)  /* -------------------------------- */  /* RAW REGISTER/FIELD ACCESS MACROS */  /* -------------------------------- */  #define MCBSP_ADDR(REG)\    _MCBSP_##REG##_ADDR  #define MCBSP_RGET(REG)\    _PER_RGET(_MCBSP_##REG##_ADDR,MCBSP,##REG)  #define MCBSP_RSET(REG,x)\    _PER_RSET(_MCBSP_##REG##_ADDR,MCBSP,##REG,x)  #define MCBSP_FGET(REG,FIELD)\    _MCBSP_##REG##_FGET(##FIELD)  #define MCBSP_FSET(REG,FIELD,x)\    _MCBSP_##REG##_FSET(##FIELD,##x)  #define MCBSP_FSETS(REG,FIELD,SYM)\    _MCBSP_##REG##_FSETS(##FIELD,##SYM)  /* ------------------------------------------ */  /* ADDRESS BASED REGISTER/FIELD ACCESS MACROS */  /* ------------------------------------------ */  #define MCBSP_RGETA(addr,REG)\    _PER_RGET(addr,MCBSP,##REG)  #define MCBSP_RSETA(addr,REG,x)\    _PER_RSET(addr,MCBSP,##REG,x)  #define MCBSP_FGETA(addr,REG,FIELD)\    _PER_FGET(addr,MCBSP,##REG,##FIELD)  #define MCBSP_FSETA(addr,REG,FIELD,x)\    _PER_FSET(addr,MCBSP,##REG,##FIELD,x)  #define MCBSP_FSETSA(addr,REG,FIELD,SYM)\    _PER_FSETS(addr,MCBSP,##REG,##FIELD,##SYM)  /* ----------------------------------------- */  /* HANDLE BASED REGISTER/FIELD ACCESS MACROS */  /* ----------------------------------------- */  #define MCBSP_ADDRH(h,REG)\    (Uint32)(&((h)->baseAddr[_MCBSP_##REG##_OFFSET]))  #define MCBSP_RGETH(h,REG)\    MCBSP_RGETA(MCBSP_ADDRH(h,##REG),##REG)  #define MCBSP_RSETH(h,REG,x)\    MCBSP_RSETA(MCBSP_ADDRH(h,##REG),##REG,x)  #define MCBSP_FGETH(h,REG,FIELD)\    MCBSP_FGETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD)  #define MCBSP_FSETH(h,REG,FIELD,x)\    MCBSP_FSETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,x)  #define MCBSP_FSETSH(h,REG,FIELD,SYM)\    MCBSP_FSETSA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,##SYM)/******************************************************************************\* _____________________* |                   |* |  D R R            |* |___________________|** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (r) DR*\******************************************************************************/  #define _MCBSP_DRR_OFFSET            0#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DRR0_ADDR             0x30000000u  #define _MCBSP_DRR1_ADDR             0x34000000u#else  #define _MCBSP_DRR0_ADDR             0x018C0000u  #define _MCBSP_DRR1_ADDR             0x01900000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203 ) )  #define _MCBSP_DRR2_ADDR             0x01A40000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DRR2_ADDR             0x38000000u#endif  #define _MCBSP_DRR_DR_MASK           0xFFFFFFFFu  #define _MCBSP_DRR_DR_SHIFT          0x00000000u  #define  MCBSP_DRR_DR_DEFAULT        0x00000000u  #define  MCBSP_DRR_DR_OF(x)          _VALUEOF(x)  #define  MCBSP_DRR_OF(x)             _VALUEOF(x)  #define MCBSP_DRR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DRR,DR)\  ) #if (CHIP_6413 | CHIP_6418 | CHIP_6410)  #define MCBSP_DRR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DRR,DR,dr)\  ) #endif  #define _MCBSP_DRR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD)  #define _MCBSP_DRR_FSET(N,FIELD,field)\     _PER_FSET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,field)	  #define _MCBSP_DRR_FSETS(N,FIELD,SYM)\     _PER_FSETS(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,##SYM) 	  #define _MCBSP_DRR0_FGET(FIELD) _MCBSP_DRR_FGET(0,##FIELD)  #define _MCBSP_DRR1_FGET(FIELD) _MCBSP_DRR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DRR2_FGET(FIELD) _MCBSP_DRR_FGET(2,##FIELD)#endif  #define _MCBSP_DRR0_FSET(FIELD,f) _MCBSP_DRR_FSET(0,##FIELD,f)	  #define _MCBSP_DRR1_FSET(FIELD,f) _MCBSP_DRR_FSET(1,##FIELD,f)	#if(_MCBSP_PORT_CNT==3)  	  #define _MCBSP_DRR2_FSET(FIELD,f) _MCBSP_DRR_FSET(2,##FIELD,f)	#endif	  #define _MCBSP_DRR0_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DRR1_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(1,##FIELD,##SYM)#if(_MCBSP_PORT_CNT==3)	  #define _MCBSP_DRR2_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(2,##FIELD,##SYM)	#endif	/******************************************************************************\* _____________________* |                   |* |  D X R            |* |___________________|** DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (w) DX*\******************************************************************************/  #define _MCBSP_DXR_OFFSET            1#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DXR0_ADDR             0x30000000u  #define _MCBSP_DXR1_ADDR             0x34000000u#else  #define _MCBSP_DXR0_ADDR             0x018C0004u  #define _MCBSP_DXR1_ADDR             0x01900004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203) )  #define _MCBSP_DXR2_ADDR             0x01A40004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DXR2_ADDR             0x38000000u#endif  #define _MCBSP_DXR_DX_MASK           0xFFFFFFFFu  #define _MCBSP_DXR_DX_SHIFT          0x00000000u  #define  MCBSP_DXR_DX_DEFAULT        0x00000000u  #define  MCBSP_DXR_DX_OF(x)          _VALUEOF(x)  #define  MCBSP_DXR_OF(x)             _VALUEOF(x)  #define MCBSP_DXR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DXR,DX)\  )  #define MCBSP_DXR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DXR,DX,dr)\  )  #define _MCBSP_DXR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD)  #define _MCBSP_DXR_FSET(N,FIELD,field)\    _PER_FSET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,field)  #define _MCBSP_DXR_FSETS(N,FIELD,SYM)\    _PER_FSETS(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,##SYM)  #define _MCBSP_DXR0_FGET(FIELD) _MCBSP_DXR_FGET(0,##FIELD)  #define _MCBSP_DXR1_FGET(FIELD) _MCBSP_DXR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FGET(FIELD) _MCBSP_DXR_FGET(2,##FIELD)#endif  #define _MCBSP_DXR0_FSET(FIELD,f) _MCBSP_DXR_FSET(0,##FIELD,f)  #define _MCBSP_DXR1_FSET(FIELD,f) _MCBSP_DXR_FSET(1,##FIELD,f)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSET(FIELD,f) _MCBSP_DXR_FSET(2,##FIELD,f)#endif  #define _MCBSP_DXR0_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DXR1_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(1,##FIELD,##SYM)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(2,##FIELD,##SYM)#endif/******************************************************************************\* _____________________* |                   |* |  S P C R          |* |___________________|** SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (rw) FREE (2)* (rw) SOFT (2)* (rw) FRST* (rw) GRST* (rw) XINTM* (rw) XSYNCERR* (r)  XEMPTY* (r)  XRDY* (rw) XRST* (rw) DLB* (rw) RJUST* (rw) CLKSTP* (rw) DXENA (2)* (rw) RINTM* (rw) RSYNCERR* (r)  RFULL* (r)  RRDY* (rw) RRST** (2) - C11_SUPPORT/C64_SUPPORT only*\******************************************************************************/  #define _MCBSP_SPCR_OFFSET           2  #define _MCBSP_SPCR0_ADDR            0x018C0008u

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品一区二区三区四区| 日韩欧美综合一区| 制服丝袜国产精品| 亚洲一区二区视频在线观看| 99久久精品情趣| 一区二区三区四区不卡在线| 欧美综合天天夜夜久久| 日韩av高清在线观看| 精品国产凹凸成av人导航| 国产一区二区电影| 一区在线观看视频| 欧美日韩精品欧美日韩精品| 麻豆精品新av中文字幕| 国产亚洲自拍一区| 91福利资源站| 日本欧美加勒比视频| 国产日产欧美一区二区视频| 色综合天天综合网天天看片| 午夜精品久久久久久久99樱桃| 欧美一区二区三区免费视频| 国产一区二区美女诱惑| 一区二区三区在线观看动漫 | 成人av在线资源网| 一区二区三区.www| 91精品国产色综合久久久蜜香臀| 精品午夜一区二区三区在线观看| 国产女人18水真多18精品一级做| 色www精品视频在线观看| 日韩在线观看一区二区| 国产午夜精品久久久久久免费视| 欧美伊人久久大香线蕉综合69 | 蜜臀久久99精品久久久久久9| 久久久久国产精品人| 91久久精品国产91性色tv| 国产一区激情在线| 玉足女爽爽91| 日本一区二区三区视频视频| 欧美日韩五月天| 成人h动漫精品一区二区 | 久久se这里有精品| 亚洲精品国产视频| 久久众筹精品私拍模特| 欧洲av在线精品| 国产91精品精华液一区二区三区| 香蕉成人啪国产精品视频综合网| 中文欧美字幕免费| 欧美一级黄色录像| 欧美三区免费完整视频在线观看| 国产成人精品免费在线| 免费xxxx性欧美18vr| 亚洲精品国产无套在线观| 国产日韩精品一区二区三区 | 欧美成人官网二区| 欧美精品tushy高清| 色综合婷婷久久| av网站免费线看精品| 国产老女人精品毛片久久| 免费日韩伦理电影| 亚洲妇熟xx妇色黄| 一区二区三区免费网站| 国产精品卡一卡二| 国产欧美一二三区| 久久亚洲免费视频| 久久久影院官网| 久久伊99综合婷婷久久伊| 日韩色在线观看| 欧美一区二区在线视频| 欧美三级电影精品| 欧洲生活片亚洲生活在线观看| 91丝袜国产在线播放| 99久免费精品视频在线观看| 成人高清伦理免费影院在线观看| 国产福利一区在线| 夫妻av一区二区| 粉嫩av亚洲一区二区图片| 国产不卡在线一区| 成人动漫在线一区| 99国产精品99久久久久久| 91在线观看免费视频| 97se亚洲国产综合自在线| 99精品视频中文字幕| 99r精品视频| 欧美羞羞免费网站| 欧美日韩国产美女| 日韩欧美视频一区| 久久先锋资源网| 国产日产欧美精品一区二区三区| 国产视频一区在线播放| 国产精品免费视频网站| 亚洲欧洲成人自拍| 亚洲综合激情另类小说区| 亚洲电影你懂得| 麻豆成人久久精品二区三区小说| 狠狠色丁香久久婷婷综合丁香| 国产乱码精品一区二区三区五月婷| 国产成人丝袜美腿| 色网站国产精品| 欧美四级电影网| 精品国产91洋老外米糕| 国产精品区一区二区三区| 悠悠色在线精品| 美国一区二区三区在线播放| 国产精品一区二区免费不卡| 91麻豆国产福利精品| 91精品国产91久久久久久最新毛片| 久久综合999| 一区二区三区日本| 久久成人久久爱| 91美女在线视频| 欧美一级日韩不卡播放免费| 国产精品萝li| 青青青爽久久午夜综合久久午夜 | 久久成人综合网| 99国产麻豆精品| 欧美一二三区在线| 最新中文字幕一区二区三区| 日韩av不卡在线观看| 99久久久久免费精品国产 | 日韩精品一区二区三区中文不卡| 国产三区在线成人av| 无吗不卡中文字幕| 成人黄色在线视频| 日韩欧美中文字幕公布| 中文字幕一区二区三区色视频| 天堂资源在线中文精品| 成人一道本在线| 欧美xxxxx裸体时装秀| 亚洲精品日韩一| 国产91精品在线观看| 欧美一区二区日韩| 亚洲精品国产一区二区三区四区在线| 精品制服美女丁香| 欧美精品 国产精品| 亚洲色图色小说| 国产精品一区免费视频| 欧美一区二区久久久| 亚洲久本草在线中文字幕| 国产一区福利在线| 日韩欧美国产精品一区| 一区二区三区.www| 北岛玲一区二区三区四区| 欧美成人vr18sexvr| 日韩不卡免费视频| 欧美日韩一级黄| 亚洲女爱视频在线| 成人理论电影网| 国产亚洲欧美日韩日本| 麻豆成人免费电影| 日韩欧美一区二区免费| 亚洲成人精品影院| 在线视频国内一区二区| 国产精品国产馆在线真实露脸| 国产精品一二三四区| 久久久国产精品不卡| 蜜桃视频一区二区| 欧美一二三区在线观看| 日本亚洲免费观看| 日韩午夜av一区| 久久精品国产色蜜蜜麻豆| 91精品国产综合久久久久久| 午夜精品福利一区二区三区蜜桃| 91麻豆免费视频| 亚洲精品视频在线观看免费 | 国产成人免费高清| 久久精品欧美一区二区三区不卡| 韩国视频一区二区| 精品国产一区二区三区久久影院| 日韩福利电影在线| 欧美成人一区二区三区片免费 | 亚洲综合无码一区二区| 在线观看日韩一区| 首页国产欧美久久| 91精品国产一区二区三区香蕉| 秋霞成人午夜伦在线观看| 欧美v日韩v国产v| 国产盗摄女厕一区二区三区 | 日韩色在线观看| 国产一区二区三区在线观看精品 | 亚洲精品欧美综合四区| 欧美影院一区二区| 日韩精品乱码免费| 日韩欧美色综合网站| 国产成人aaaa| 日韩码欧中文字| 欧美人牲a欧美精品| 久久精品国产一区二区| 国产精品水嫩水嫩| 日本韩国欧美国产| 日韩高清在线观看| 日本一区二区电影| 色婷婷综合激情| 免费成人结看片| 国产精品水嫩水嫩| 欧美日韩dvd在线观看| 国产精品夜夜嗨| 亚洲免费资源在线播放| 欧美一级欧美一级在线播放| 国产91精品露脸国语对白| 亚洲午夜精品网| 久久久不卡影院|