亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp281x_mcbsp.h

?? 一個很好的利用外中斷實現的DSP源代碼,希望對大家有所幫助吧
?? H
?? 第 1 頁 / 共 3 頁
字號:
union XCERE_REG {
   Uint16              all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {         // bit description
   Uint16     XCERF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16              all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {         // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16              all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {         // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16              all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {         // bit description
   Uint16     XCERG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16              all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {         // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16              all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {            // bit   description
   Uint16     TXFFIL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;       // 5     Interrupt enable
   Uint16     TXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16     TXFFINT_FLAG:1;   // 7     INT flag
   Uint16     TXFFST:5;         // 12:8  FIFO status
   Uint16     TXFIFO_RESET:1;   // 13    FIFO reset
   Uint16     MFFENA:1;         // 14    Enhancement enable
   Uint16     rsvd:1;           // 15    reserved
}; 

union MFFTX_REG {
   Uint16            all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {        // bits  description
   Uint16 RXFFIL:5;         // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 RXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16 RXFFINT_FLAG:1;   // 7     INT flag
   Uint16 RXFFST:5;         // 12:8  FIFO status
   Uint16 RXFIFO_RESET:1;   // 13    FIFO reset
   Uint16 RXFFOVF_CLEAR:1;  // 14    Clear overflow
   Uint16 RXFFOVF_FLAG:1;   // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16            all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {        // bits  description
    Uint16 FFTXTXDLY:8;     // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16             all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {       // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16              all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {       // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16            all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;   // 0x7800, MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;   // 0x7801, MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;   // 0x7802, MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;   // 0x7803, MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;  // 0x7804, MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;  // 0x7805, MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;   // 0x7806, MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;   // 0x7807, MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;   // 0x7808, MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;   // 0x7809, MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;  // 0x7810, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;  // 0x7811, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;   // 0x7812, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;   // 0x7813, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;  // 0x7814, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;  // 0x7815, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;  // 0x7816, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;  // 0x7817, MCBSP Transmit channel enable partition B            
   union PCR_REG     PCR;    // 0x7818, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;  // 0x7819, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;  // 0x7820, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;  // 0x7821, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;  // 0x7823, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;  // 0x7824, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;  // 0x7825, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;  // 0x7826, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;  // 0x7827, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;  // 0x7828, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;  // 0x7829, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;  // 0x7830, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;  // 0x7831, MCBSP Transmit channel enable partition H             
   Uint16            rsvd1;  // 0x7832, reserved             
   union MFFTX_REG   MFFTX;  // 0x7833, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;  // 0x7834, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;  // 0x7835, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT; // 0x7836, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;  // 0x7837, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99久久婷婷国产综合精品| 日韩国产一区二| 日韩欧美一级片| av在线播放成人| 99九九99九九九视频精品| 成人精品免费看| 不卡电影一区二区三区| 成人97人人超碰人人99| 91丨porny丨户外露出| 91丨九色porny丨蝌蚪| 在线亚洲精品福利网址导航| 在线影院国内精品| 欧美日韩一级片在线观看| 欧美人与禽zozo性伦| 日韩一区二区三区免费看| 91精品黄色片免费大全| 日韩欧美的一区二区| 国产日韩一级二级三级| 国产精品色一区二区三区| 亚洲欧洲综合另类在线| 日一区二区三区| 国产一区二区剧情av在线| 成人视屏免费看| 欧美日韩午夜精品| 久久在线免费观看| 亚洲综合在线第一页| 日韩精品电影在线| 成人精品亚洲人成在线| 欧美在线视频全部完| 日韩欧美电影一区| 中文字幕亚洲电影| 日本va欧美va精品发布| 成人av手机在线观看| 欧美日韩美少妇| 久久久www成人免费无遮挡大片 | 欧美久久久久免费| 2023国产精华国产精品| 亚洲精品国产a久久久久久| 日本欧美大码aⅴ在线播放| 成人在线综合网站| 欧美一区二区播放| 尤物在线观看一区| 狠狠色丁香久久婷婷综| 欧美天堂一区二区三区| 国产视频一区二区在线观看| 天堂成人国产精品一区| 成人av资源站| 久久久久国产精品麻豆| 香蕉久久夜色精品国产使用方法| 国产成人精品网址| 日韩欧美电影在线| 亚洲国产wwwccc36天堂| 不卡的电影网站| 久久久噜噜噜久久中文字幕色伊伊 | 欧美久久久久久蜜桃| 国产欧美一区二区精品仙草咪| 肉色丝袜一区二区| 欧美日韩黄视频| 青青草97国产精品免费观看无弹窗版| 精品一区中文字幕| 91精品国产美女浴室洗澡无遮挡| 亚洲日本在线a| www..com久久爱| 欧美激情一区二区| 国产999精品久久| 欧美一区二区三区免费大片| 亚洲一区二区精品久久av| 91丨九色丨尤物| 亚洲欧美电影院| 99久久精品免费看| 中文字幕日本不卡| 91亚洲男人天堂| 亚洲免费观看高清完整版在线观看熊| www.亚洲激情.com| |精品福利一区二区三区| 99精品热视频| 亚洲制服丝袜av| 欧美日韩在线播放三区| 亚洲第一综合色| 在线观看91av| 久久国产夜色精品鲁鲁99| 日韩欧美色综合网站| 国精产品一区一区三区mba桃花 | 粉嫩av一区二区三区| 国产亚洲一区字幕| 成人午夜激情片| 亚洲女同ⅹxx女同tv| 欧美午夜宅男影院| 免费观看成人av| 2024国产精品视频| 成人性生交大合| 亚洲色图欧美激情| 欧美伦理视频网站| 麻豆一区二区三区| 国产欧美一区二区精品性| 一本色道久久综合亚洲91 | 91蜜桃传媒精品久久久一区二区| 亚洲精品免费一二三区| 欧美高清激情brazzers| 韩国女主播成人在线| 中文字幕亚洲在| 欧美高清dvd| 国产99一区视频免费 | 欧美一区二区视频网站| 国产在线不卡视频| 亚洲激情在线激情| 在线不卡欧美精品一区二区三区| 国产美女在线观看一区| 亚洲精品免费播放| 久久亚洲私人国产精品va媚药| 97久久精品人人澡人人爽| 日韩成人av影视| 中文字幕五月欧美| 日韩欧美国产高清| 91成人免费在线| 国产成都精品91一区二区三| 亚洲国产精品久久久久婷婷884| 久久综合狠狠综合久久激情| 日本久久一区二区三区| 国产一区二区三区四区五区入口 | 精品日韩在线观看| 97久久人人超碰| 亚洲黄色av一区| 精品理论电影在线| 欧美日韩国产美女| 色综合久久久网| 国产成人综合在线观看| 日韩电影在线观看网站| 亚洲男人的天堂在线观看| 久久女同精品一区二区| 91精选在线观看| 欧美日韩在线免费视频| 本田岬高潮一区二区三区| 国内欧美视频一区二区| 午夜天堂影视香蕉久久| 亚洲激情av在线| 亚洲欧美福利一区二区| 国产精品午夜在线观看| 久久青草欧美一区二区三区| 精品少妇一区二区三区| 欧美高清hd18日本| 欧美精品v国产精品v日韩精品 | 精品欧美一区二区久久| 欧美日韩免费一区二区三区视频| 91看片淫黄大片一级在线观看| 国精品**一区二区三区在线蜜桃| 日本成人在线视频网站| 亚洲午夜精品久久久久久久久| 亚洲免费观看高清| 国产精品久久综合| 日本一区二区不卡视频| 久久久综合精品| 久久久久99精品一区| 久久先锋影音av鲁色资源网| ww久久中文字幕| 国产午夜精品福利| 欧美激情一二三区| 亚洲欧美综合网| 亚洲女爱视频在线| 亚洲.国产.中文慕字在线| 亚洲1区2区3区视频| 蜜臀a∨国产成人精品| 久久成人免费网| 国产福利一区二区三区视频| 成人少妇影院yyyy| 91论坛在线播放| 91麻豆精品国产无毒不卡在线观看| 在线综合视频播放| 国产视频在线观看一区二区三区| 国产精品毛片大码女人| 依依成人综合视频| 婷婷激情综合网| 国内不卡的二区三区中文字幕| 成熟亚洲日本毛茸茸凸凹| 色www精品视频在线观看| 欧美日韩成人在线一区| 26uuu色噜噜精品一区二区| 中文字幕第一区| 亚洲r级在线视频| 国产不卡高清在线观看视频| 97se亚洲国产综合自在线| 欧美片在线播放| 国产亚洲精品超碰| 亚洲高清在线精品| 国精产品一区一区三区mba桃花 | 亚洲成人免费观看| 国产一区二区不卡| 欧美三级一区二区| 欧美激情一区二区三区不卡| 午夜影院久久久| 成人激情综合网站| 日韩欧美的一区| 亚洲一区二区三区激情| 国产精品一二二区| 56国语精品自产拍在线观看| 国产精品毛片久久久久久| 久久精品国产99久久6| 在线看日本不卡| 国产午夜久久久久| 青青草原综合久久大伊人精品 |