亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 個(gè)人在DSP2812中實(shí)現(xiàn)UDP通信,在CCS2000中測試通過.
?? H
?? 第 1 頁 / 共 3 頁
字號:

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

extern unsigned int McBSP_VarRx[100];
extern unsigned int i,j;
extern unsigned int send_flag;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲一区二区三区在线观看| 这里只有精品视频在线观看| 国产欧美日韩另类视频免费观看| 国产酒店精品激情| 久久免费看少妇高潮| 成人精品一区二区三区中文字幕| 国产精品美女久久久久aⅴ国产馆| 97se亚洲国产综合自在线观| 亚洲狠狠爱一区二区三区| 欧美一级片在线| 粉嫩嫩av羞羞动漫久久久| 国产精品第四页| 欧美精品国产精品| 国产精品一区一区三区| 亚洲人成亚洲人成在线观看图片| 欧美日韩精品一二三区| 国精产品一区一区三区mba视频 | 亚洲福利电影网| 91精品国产欧美一区二区| 国产成人免费视频精品含羞草妖精| 亚洲丝袜美腿综合| 日韩亚洲欧美综合| 成人激情校园春色| 蜜臀av一区二区在线免费观看| 国产欧美在线观看一区| 欧美视频一区在线| 国产高清一区日本| 夜夜嗨av一区二区三区网页 | 欧美一区中文字幕| 成人美女视频在线观看| 日韩在线a电影| 亚洲国产高清在线观看视频| 欧美男人的天堂一二区| 成人h动漫精品| 久久激情五月婷婷| 亚洲综合久久久| 国产调教视频一区| 88在线观看91蜜桃国自产| 成人黄页在线观看| 精品一区二区三区在线播放视频| 18欧美乱大交hd1984| 久久久亚洲国产美女国产盗摄| 91福利视频在线| 成人av中文字幕| 久久疯狂做爰流白浆xx| 午夜私人影院久久久久| 亚洲三级在线免费| 亚洲国产精品精华液ab| 日韩一区二区在线观看视频 | 国产精品不卡在线观看| 精品久久国产老人久久综合| 欧美日韩五月天| 91免费在线视频观看| 粉嫩嫩av羞羞动漫久久久 | 91在线视频网址| 国产资源在线一区| 久久超碰97中文字幕| 日韩精品一二三四| 亚洲综合色在线| 夜夜揉揉日日人人青青一国产精品| 中文字幕亚洲综合久久菠萝蜜| 久久久影视传媒| 精品国产伦一区二区三区免费| 欧美人狂配大交3d怪物一区| 欧美色偷偷大香| 欧美无乱码久久久免费午夜一区| 色噜噜偷拍精品综合在线| 成人a区在线观看| 不卡av电影在线播放| 成人h精品动漫一区二区三区| 国产99精品在线观看| 国产成人免费视频精品含羞草妖精| 韩国v欧美v日本v亚洲v| 黄页视频在线91| 国产一区欧美一区| 国产69精品久久久久毛片| 国产大陆a不卡| 成人听书哪个软件好| 99精品欧美一区二区三区小说| av一区二区三区四区| 91网站在线播放| 欧美中文一区二区三区| 欧美日韩国产综合久久| 日韩视频免费观看高清完整版在线观看 | 久久嫩草精品久久久久| 国产日韩欧美a| 最新国产成人在线观看| 一区二区三区日本| 亚洲chinese男男1069| 日本特黄久久久高潮| 麻豆免费精品视频| 国产99久久精品| 色偷偷久久人人79超碰人人澡| 91福利国产精品| 日韩欧美一级二级三级久久久| 国产亚洲综合性久久久影院| 国产精品黄色在线观看| 亚洲成av人片在线观看无码| 久久精品国产免费| 粉嫩绯色av一区二区在线观看| 91蜜桃免费观看视频| 欧美三级电影一区| 久久亚洲二区三区| 亚洲男人天堂一区| 婷婷开心激情综合| 国产一区欧美一区| 色8久久精品久久久久久蜜| 欧美一区二区私人影院日本| 久久精品视频免费| 亚洲一区二区欧美日韩 | 国产精品1区2区| 91久久奴性调教| 精品卡一卡二卡三卡四在线| 国产精品午夜免费| 日韩在线一二三区| av中文字幕亚洲| 日韩女优视频免费观看| 中文字幕一区二区三区四区不卡 | 日韩和欧美的一区| 成人免费的视频| 欧美成人高清电影在线| 亚洲三级久久久| 国产高清视频一区| 777亚洲妇女| 亚洲色图20p| 国产成人在线视频免费播放| 欧美日韩另类一区| 综合电影一区二区三区 | 视频一区在线视频| 99riav久久精品riav| 精品粉嫩超白一线天av| 亚洲国产wwwccc36天堂| av午夜一区麻豆| 久久蜜臀精品av| 麻豆免费精品视频| 欧美精品丝袜中出| 亚洲欧美日韩国产另类专区| 国产高清一区日本| 欧美成人乱码一区二区三区| 亚洲永久免费av| 99久久精品国产毛片| 久久精品视频一区| 精品一区二区三区免费视频| 欧美视频在线不卡| 亚洲自拍都市欧美小说| 91同城在线观看| 国产精品色一区二区三区| 国产成人在线观看| 欧美精品一区视频| 久久精品国产亚洲高清剧情介绍 | 国产乱人伦偷精品视频不卡| 91精品久久久久久久91蜜桃 | 老司机免费视频一区二区| 欧美日韩大陆一区二区| 亚洲线精品一区二区三区八戒| 91小视频在线免费看| 中文字幕在线一区免费| caoporm超碰国产精品| 日本一区二区三区四区| 国产成人av电影在线| 久久蜜桃av一区精品变态类天堂| 蜜桃视频一区二区| 精品国产自在久精品国产| 久久99精品一区二区三区| 欧美成人a∨高清免费观看| 麻豆成人在线观看| xnxx国产精品| 国产激情一区二区三区| 久久久久久97三级| 成人免费毛片片v| 亚洲欧美偷拍卡通变态| 在线观看91视频| 日韩国产在线一| 日韩欧美亚洲另类制服综合在线| 乱一区二区av| 日本一区二区三区国色天香 | 日韩视频一区在线观看| 捆绑调教美女网站视频一区| 久久久蜜桃精品| 成人午夜视频免费看| 日韩毛片一二三区| 色婷婷精品大在线视频| 亚洲mv在线观看| 精品久久一区二区| 成人av免费在线观看| 亚洲四区在线观看| 欧美日韩精品欧美日韩精品一 | 蜜桃久久精品一区二区| 国产女同性恋一区二区| 色哟哟国产精品免费观看| 亚洲 欧美综合在线网络| 精品日产卡一卡二卡麻豆| 国产精品一级黄| 亚洲精品videosex极品| 日韩亚洲欧美在线观看| 成人国产视频在线观看| 午夜精品福利一区二区三区av| 精品国产乱码久久久久久图片| 成人短视频下载| 日韩激情一二三区|