亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? TI F2812 dsp sci source code
?? H
?? 第 1 頁 / 共 2 頁
字號:

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOB_REG {
   Uint16        all;
   struct  CAPFIFOB_BITS bit;
};

/* Interrupt Mask Register bit definitions */
struct EVAIMRA_BITS {

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品一区二区在线播放| 在线电影国产精品| 国产91综合一区在线观看| 紧缚捆绑精品一区二区| 久久国产精品无码网站| 狠狠v欧美v日韩v亚洲ⅴ| 精品在线一区二区三区| 国产自产v一区二区三区c| 精品一区二区三区久久| 久久69国产一区二区蜜臀| 久久99精品久久久久久动态图| 日本va欧美va精品发布| 免费人成精品欧美精品 | 麻豆成人久久精品二区三区红 | 欧洲色大大久久| 欧美亚洲高清一区二区三区不卡| 91在线无精精品入口| 色悠悠久久综合| 欧美午夜精品久久久久久孕妇| 欧美日韩另类一区| 91精品国产综合久久久久久久久久| 欧美日本一区二区三区| 日韩三级中文字幕| 久久久久九九视频| 中文字幕一区二区三区不卡在线| 日韩久久一区二区| 亚洲成人动漫精品| 美女一区二区视频| 大陆成人av片| 欧美亚洲高清一区| 欧美xxxx在线观看| 国产精品免费久久| 一区二区高清在线| 免费成人在线视频观看| 国产成人8x视频一区二区 | 欧美国产日产图区| 亚洲男人的天堂一区二区| 日韩精品成人一区二区三区 | 日韩免费看的电影| 337p粉嫩大胆色噜噜噜噜亚洲| 国产日本欧美一区二区| 亚洲一卡二卡三卡四卡五卡| 久久精品国产第一区二区三区| 国产高清亚洲一区| 欧美午夜电影一区| 国产亚洲精品超碰| 亚洲香肠在线观看| 国产精品一区二区三区乱码| 欧美在线观看一区| xfplay精品久久| 亚洲综合视频网| 国产精品一区二区在线播放| 欧美午夜一区二区三区| 久久青草欧美一区二区三区| 亚洲精品视频一区| 极品销魂美女一区二区三区| 一本到不卡免费一区二区| 精品久久久久久久一区二区蜜臀| 亚洲丝袜制服诱惑| 国模冰冰炮一区二区| 欧洲一区二区三区免费视频| 欧美激情在线一区二区三区| 亚洲成a天堂v人片| 91在线云播放| 久久亚洲精品国产精品紫薇| 亚洲电影欧美电影有声小说| 成人性生交大片免费看中文 | 日韩av一区二区在线影视| 99久久综合99久久综合网站| 337p日本欧洲亚洲大胆精品 | 成人午夜短视频| 日韩精品中文字幕在线不卡尤物 | 亚洲激情图片qvod| 国产精品一二三四五| 欧美二区三区的天堂| 中文字幕一区在线观看视频| 久久99精品久久只有精品| 欧洲精品一区二区三区在线观看| 国产日韩欧美a| 精品在线一区二区| 欧美一区日韩一区| 亚洲国产成人av| 91欧美一区二区| 亚洲国产精品成人综合色在线婷婷 | 欧美a级理论片| 欧美日韩综合在线| 亚洲私人黄色宅男| av中文一区二区三区| 久久精品一区四区| 国产中文字幕精品| 日韩精品一区国产麻豆| 手机精品视频在线观看| 欧美三级韩国三级日本三斤| 亚洲蜜桃精久久久久久久| 成人一区在线看| 国产视频一区在线播放| 国产资源在线一区| 久久久久免费观看| 国内精品国产成人国产三级粉色 | 精品久久久久久久久久久久久久久| 午夜精品久久久久影视| 欧美视频一区二区三区| 亚洲老司机在线| 91免费精品国自产拍在线不卡| 国产精品久久影院| 99精品一区二区| 亚洲精品福利视频网站| 一本大道综合伊人精品热热| 亚洲黄色av一区| 在线亚洲免费视频| 一区二区三区中文字幕精品精品| 色综合色综合色综合 | 91一区二区三区在线观看| 一区在线观看视频| 色噜噜狠狠色综合欧洲selulu| 综合自拍亚洲综合图不卡区| 91理论电影在线观看| 一区二区视频免费在线观看| 欧美日韩在线精品一区二区三区激情| 一区二区三区中文字幕在线观看| 欧美在线一二三四区| 天使萌一区二区三区免费观看| 91精品国产综合久久精品麻豆| 麻豆91精品91久久久的内涵| 欧美精品一区二区三区在线播放| 国产精品888| 国产精品久久久久久久久搜平片| 色综合久久天天综合网| 午夜影院在线观看欧美| 日韩一区二区三区三四区视频在线观看| 免费一级片91| 国产精品美女视频| 欧美日韩综合色| 精东粉嫩av免费一区二区三区| 国产精品拍天天在线| 一本大道av一区二区在线播放| 亚洲va欧美va人人爽| 久久人人爽爽爽人久久久| 北条麻妃国产九九精品视频| 亚洲成人综合网站| 欧美精品一区二区三区很污很色的 | 国产亚洲精品超碰| 欧美综合久久久| 国产自产v一区二区三区c| 亚洲色图都市小说| 91精品国产综合久久精品麻豆| 国产一区二区精品久久99| 亚洲精品日韩综合观看成人91| 91.com在线观看| 国产99久久精品| 日韩国产欧美在线视频| 国产精品久久久久毛片软件| 欧美日韩免费高清一区色橹橹 | 欧美视频在线一区二区三区 | 成人听书哪个软件好| 五月婷婷色综合| 国产精品免费丝袜| 91精品国产综合久久久久久久久久| 成人精品电影在线观看| 天堂va蜜桃一区二区三区 | 激情综合色播激情啊| 一区二区三区在线观看国产| 精品久久免费看| 欧美日韩一区成人| a美女胸又www黄视频久久| 免费在线一区观看| 一区二区三国产精华液| 久久精品人人爽人人爽| 51精品久久久久久久蜜臀| 99热精品国产| 国产米奇在线777精品观看| 性欧美疯狂xxxxbbbb| 亚洲欧美日韩在线| 国产欧美日韩精品在线| 欧美一二区视频| 欧美午夜不卡视频| 97成人超碰视| 国产91丝袜在线观看| 另类人妖一区二区av| 午夜在线电影亚洲一区| 亚洲精品高清视频在线观看| 国产精品色在线| 久久久噜噜噜久久人人看| 91精品一区二区三区久久久久久| 色综合色综合色综合色综合色综合| 国产不卡视频一区| 免费的国产精品| 秋霞成人午夜伦在线观看| 亚洲国产综合人成综合网站| 亚洲乱码国产乱码精品精小说| 欧美激情一区二区三区| 久久综合九色综合欧美就去吻| 欧美一区二区视频在线观看2020 | 欧美色精品在线视频| av在线一区二区三区| 国产 欧美在线| 国产69精品久久777的优势| 国产盗摄一区二区| 国产成人综合在线播放| 国产乱码精品一区二区三区忘忧草|