亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? at91rm9200_inc.h

?? at91rm9200硬盤的接口代碼
?? H
?? 第 1 頁 / 共 5 頁
字號(hào):
#define ST_CRTR         (36) // Current Real-time Register
// -------- ST_CR : (ST Offset: 0x0) System Timer Control Register -------- 
#define AT91C_ST_WDRST            (0x1 <<  0) // (ST) Watchdog Timer Restart
// -------- ST_PIMR : (ST Offset: 0x4) System Timer Period Interval Mode Register -------- 
#define AT91C_ST_PIV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
// -------- ST_WDMR : (ST Offset: 0x8) System Timer Watchdog Mode Register -------- 
#define AT91C_ST_WDV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
#define AT91C_ST_RSTEN            (0x1 << 16) // (ST) Reset Enable
#define AT91C_ST_EXTEN            (0x1 << 17) // (ST) External Signal Assertion Enable
// -------- ST_RTMR : (ST Offset: 0xc) System Timer Real-time Mode Register -------- 
#define AT91C_ST_RTPRES           (0xFFFF <<  0) // (ST) Real-time Timer Prescaler Value
// -------- ST_SR : (ST Offset: 0x10) System Timer Status Register -------- 
#define AT91C_ST_PITS             (0x1 <<  0) // (ST) Period Interval Timer Interrupt
#define AT91C_ST_WDOVF            (0x1 <<  1) // (ST) Watchdog Overflow
#define AT91C_ST_RTTINC           (0x1 <<  2) // (ST) Real-time Timer Increment
#define AT91C_ST_ALMS             (0x1 <<  3) // (ST) Alarm Status
// -------- ST_IER : (ST Offset: 0x14) System Timer Interrupt Enable Register -------- 
// -------- ST_IDR : (ST Offset: 0x18) System Timer Interrupt Disable Register -------- 
// -------- ST_IMR : (ST Offset: 0x1c) System Timer Interrupt Mask Register -------- 
// -------- ST_RTAR : (ST Offset: 0x20) System Timer Real-time Alarm Register -------- 
#define AT91C_ST_ALMV             (0xFFFFF <<  0) // (ST) Alarm Value Value
// -------- ST_CRTR : (ST Offset: 0x24) System Timer Current Real-time Register -------- 
#define AT91C_ST_CRTV             (0xFFFFF <<  0) // (ST) Current Real-time Value

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Power Management Controler
// *****************************************************************************
// *** Register offset in AT91S_PMC structure ***
#define PMC_SCER        ( 0) // System Clock Enable Register
#define PMC_SCDR        ( 4) // System Clock Disable Register
#define PMC_SCSR        ( 8) // System Clock Status Register
#define PMC_PCER        (16) // Peripheral Clock Enable Register
#define PMC_PCDR        (20) // Peripheral Clock Disable Register
#define PMC_PCSR        (24) // Peripheral Clock Status Register
#define PMC_MCKR        (48) // Master Clock Register
#define PMC_PCKR        (64) // Programmable Clock Register
#define PMC_IER         (96) // Interrupt Enable Register
#define PMC_IDR         (100) // Interrupt Disable Register
#define PMC_SR          (104) // Status Register
#define PMC_IMR         (108) // Interrupt Mask Register
// -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
#define AT91C_PMC_PCK             (0x1 <<  0) // (PMC) Processor Clock
#define AT91C_PMC_UDP             (0x1 <<  1) // (PMC) USB Device Port Clock
#define AT91C_PMC_MCKUDP          (0x1 <<  2) // (PMC) USB Device Port Master Clock Automatic Disable on Suspend
#define AT91C_PMC_UHP             (0x1 <<  4) // (PMC) USB Host Port Clock
#define AT91C_PMC_PCK0            (0x1 <<  8) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK1            (0x1 <<  9) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK2            (0x1 << 10) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK3            (0x1 << 11) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK4            (0x1 << 12) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK5            (0x1 << 13) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK6            (0x1 << 14) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK7            (0x1 << 15) // (PMC) Programmable Clock Output
// -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
// -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
// -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
#define AT91C_PMC_CSS             (0x3 <<  0) // (PMC) Programmable Clock Selection
#define 	AT91C_PMC_CSS_SLOW_CLK             (0x0) // (PMC) Slow Clock is selected
#define 	AT91C_PMC_CSS_MAIN_CLK             (0x1) // (PMC) Main Clock is selected
#define 	AT91C_PMC_CSS_PLLA_CLK             (0x2) // (PMC) Clock from PLL A is selected
#define 	AT91C_PMC_CSS_PLLB_CLK             (0x3) // (PMC) Clock from PLL B is selected
#define AT91C_PMC_PRES            (0x7 <<  2) // (PMC) Programmable Clock Prescaler
#define 	AT91C_PMC_PRES_CLK                  (0x0 <<  2) // (PMC) Selected clock
#define 	AT91C_PMC_PRES_CLK_2                (0x1 <<  2) // (PMC) Selected clock divided by 2
#define 	AT91C_PMC_PRES_CLK_4                (0x2 <<  2) // (PMC) Selected clock divided by 4
#define 	AT91C_PMC_PRES_CLK_8                (0x3 <<  2) // (PMC) Selected clock divided by 8
#define 	AT91C_PMC_PRES_CLK_16               (0x4 <<  2) // (PMC) Selected clock divided by 16
#define 	AT91C_PMC_PRES_CLK_32               (0x5 <<  2) // (PMC) Selected clock divided by 32
#define 	AT91C_PMC_PRES_CLK_64               (0x6 <<  2) // (PMC) Selected clock divided by 64
#define AT91C_PMC_MDIV            (0x3 <<  8) // (PMC) Master Clock Division
#define 	AT91C_PMC_MDIV_1                    (0x0 <<  8) // (PMC) The master clock and the processor clock are the same
#define 	AT91C_PMC_MDIV_2                    (0x1 <<  8) // (PMC) The processor clock is twice as fast as the master clock
#define 	AT91C_PMC_MDIV_3                    (0x2 <<  8) // (PMC) The processor clock is three times faster than the master clock
#define 	AT91C_PMC_MDIV_4                    (0x3 <<  8) // (PMC) The processor clock is four times faster than the master clock
// -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
// -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
#define AT91C_PMC_MOSCS           (0x1 <<  0) // (PMC) MOSC Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKA           (0x1 <<  1) // (PMC) PLL A Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKB           (0x1 <<  2) // (PMC) PLL B Status/Enable/Disable/Mask
#define AT91C_PMC_MCKRDY          (0x1 <<  3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK0RDY         (0x1 <<  8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK1RDY         (0x1 <<  9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK2RDY         (0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK3RDY         (0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK4RDY         (0x1 << 12) // (PMC) PCK4_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK5RDY         (0x1 << 13) // (PMC) PCK5_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK6RDY         (0x1 << 14) // (PMC) PCK6_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK7RDY         (0x1 << 15) // (PMC) PCK7_RDY Status/Enable/Disable/Mask
// -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
// -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
// -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Clock Generator Controler
// *****************************************************************************
// *** Register offset in AT91S_CKGR structure ***
#define CKGR_MOR        ( 0) // Main Oscillator Register
#define CKGR_MCFR       ( 4) // Main Clock  Frequency Register
#define CKGR_PLLAR      ( 8) // PLL A Register
#define CKGR_PLLBR      (12) // PLL B Register
// -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
#define AT91C_CKGR_MOSCEN         (0x1 <<  0) // (CKGR) Main Oscillator Enable
#define AT91C_CKGR_OSCTEST        (0x1 <<  1) // (CKGR) Oscillator Test
#define AT91C_CKGR_OSCOUNT        (0xFF <<  8) // (CKGR) Main Oscillator Start-up Time
// -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
#define AT91C_CKGR_MAINF          (0xFFFF <<  0) // (CKGR) Main Clock Frequency
#define AT91C_CKGR_MAINRDY        (0x1 << 16) // (CKGR) Main Clock Ready
// -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- 
#define AT91C_CKGR_DIVA           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVA_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVA_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLACOUNT      (0x3F <<  8) // (CKGR) PLL A Counter
#define AT91C_CKGR_OUTA           (0x3 << 14) // (CKGR) PLL A Output Frequency Range
#define 	AT91C_CKGR_OUTA_0                    (0x0 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_1                    (0x1 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_2                    (0x2 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_3                    (0x3 << 14) // (CKGR) Please refer to the PLLA datasheet
#define AT91C_CKGR_MULA           (0x7FF << 16) // (CKGR) PLL A Multiplier
#define AT91C_CKGR_SRCA           (0x1 << 29) // (CKGR) PLL A Source
// -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- 
#define AT91C_CKGR_DIVB           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVB_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVB_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLBCOUNT      (0x3F <<  8) // (CKGR) PLL B Counter
#define AT91C_CKGR_OUTB           (0x3 << 14) // (CKGR) PLL B Output Frequency Range
#define 	AT91C_CKGR_OUTB_0                    (0x0 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_1                    (0x1 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_2                    (0x2 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_3                    (0x3 << 14) // (CKGR) Please refer to the PLLB datasheet
#define AT91C_CKGR_MULB           (0x7FF << 16) // (CKGR) PLL B Multiplier
#define AT91C_CKGR_USB_96M        (0x1 << 28) // (CKGR) Divider for USB Ports
#define AT91C_CKGR_USB_PLL        (0x1 << 29) // (CKGR) PLL Use

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
// *****************************************************************************
// *** Register offset in AT91S_PIO structure ***
#define PIO_PER         ( 0) // PIO Enable Register
#define PIO_PDR         ( 4) // PIO Disable Register
#define PIO_PSR         ( 8) // PIO Status Register
#define PIO_OER         (16) // Output Enable Register
#define PIO_ODR         (20) // Output Disable Registerr
#define PIO_OSR         (24) // Output Status Register
#define PIO_IFER        (32) // Input Filter Enable Register
#define PIO_IFDR        (36) // Input Filter Disable Register
#define PIO_IFSR        (40) // Input Filter Status Register
#define PIO_SODR        (48) // Set Output Data Register
#define PIO_CODR        (52) // Clear Output Data Register
#define PIO_ODSR        (56) // Output Data Status Register
#define PIO_PDSR        (60) // Pin Data Status Register
#define PIO_IER         (64) // Interrupt Enable Register
#define PIO_IDR         (68) // Interrupt Disable Register
#define PIO_IMR         (72) // Interrupt Mask Register
#define PIO_ISR         (76) // Interrupt Status Register
#define PIO_MDER        (80) // Multi-driver Enable Register
#define PIO_MDDR        (84) // Multi-driver Disable Register
#define PIO_MDSR        (88) // Multi-driver Status Register
#define PIO_PPUDR       (96) // Pull-up Disable Register
#define PIO_PPUER       (100) // Pull-up Enable Register
#define PIO_PPUSR       (104) // Pad Pull-up Status Register
#define PIO_ASR         (112) // Select A Register
#define PIO_BSR         (116) // Select B Register
#define PIO_ABSR        (120) // AB Select Status Register
#define PIO_OWER        (160) // Output Write Enable Register
#define PIO_OWDR        (164) // Output Write Disable Register
#define PIO_OWSR        (168) // Output Write Status Register

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Debug Unit
// *****************************************************************************
// *** Register offset in AT91S_DBGU structure ***
#define DBGU_CR         ( 0) // Control Register
#define DBGU_MR         ( 4) // Mode Register
#define DBGU_IER        ( 8) // Interrupt Enable Register
#define DBGU_IDR        (12) // Interrupt Disable Register
#define DBGU_IMR        (16) // Interrupt Mask Register
#define DBGU_CSR        (20) // Channel Status Register

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品亚洲国产成人av制服丝袜| 成人一区在线观看| 欧美二区乱c少妇| 天天爽夜夜爽夜夜爽精品视频| 91福利小视频| 一区二区高清视频在线观看| 在线精品视频一区二区三四| 亚洲制服丝袜在线| 欧美一区二区三区在| 蜜臀精品一区二区三区在线观看| 精品视频在线免费| 精品一区二区三区在线视频| 久久精品一区二区三区四区| 97久久超碰国产精品| 亚洲综合一区二区精品导航| 91精品国产乱码久久蜜臀| 午夜视频在线观看一区二区| 日韩视频一区二区| 北岛玲一区二区三区四区| 亚洲第一激情av| 国产精品人妖ts系列视频| 91麻豆精品国产无毒不卡在线观看| 国产精品一级片| 天堂蜜桃一区二区三区| 国产亚洲女人久久久久毛片| 欧洲一区二区三区在线| 国产成人在线视频网站| 热久久久久久久| 亚洲一区二区三区国产| 欧美激情一区二区三区不卡| 日韩一区二区在线免费观看| 在线免费视频一区二区| av激情亚洲男人天堂| 激情综合五月天| 蜜臀a∨国产成人精品| 亚洲五月六月丁香激情| √…a在线天堂一区| 亚洲欧美自拍偷拍色图| 日本一区二区高清| 久久看人人爽人人| 久久综合国产精品| 精品美女被调教视频大全网站| 欧美日本在线看| 5858s免费视频成人| 欧美日韩在线精品一区二区三区激情| 国产成都精品91一区二区三| 久久成人羞羞网站| 毛片av一区二区| 国产一区二区不卡在线| 丁香婷婷综合激情五月色| 丁香桃色午夜亚洲一区二区三区| 精品一区二区三区的国产在线播放| 青青草精品视频| 丁香婷婷深情五月亚洲| 91久久国产综合久久| 欧美丰满高潮xxxx喷水动漫| 日韩美女视频一区二区在线观看| 欧美大片日本大片免费观看| 国产午夜亚洲精品午夜鲁丝片| 日韩欧美一级在线播放| 中文字幕欧美国产| 亚欧色一区w666天堂| 黄网站免费久久| 99re视频精品| 欧美成人艳星乳罩| 亚洲女同一区二区| 麻豆成人久久精品二区三区红| 国产成a人无v码亚洲福利| 欧美在线观看视频在线| 国产午夜精品一区二区三区嫩草| 一区二区三区资源| 国产v日产∨综合v精品视频| 91精品国产欧美一区二区18| 亚洲国产高清不卡| 日本网站在线观看一区二区三区 | 国产一区欧美日韩| 91麻豆精品视频| 久久青草欧美一区二区三区| 亚洲免费在线播放| 国产精品66部| 日韩精品一区二区三区三区免费| 亚洲精品一二三| 成人动漫av在线| 亚洲综合丝袜美腿| 91色乱码一区二区三区| 日本一区二区高清| 国产一区二区在线影院| 欧美精品第1页| 日韩精品电影一区亚洲| 欧美精品色综合| 香蕉成人啪国产精品视频综合网| 久久电影网电视剧免费观看| 欧美一级夜夜爽| 人人精品人人爱| 欧美一区二区三区四区高清| 日日夜夜一区二区| 欧美一级搡bbbb搡bbbb| 美国三级日本三级久久99| 精品蜜桃在线看| 国产在线麻豆精品观看| 国产亚洲一区二区三区| av高清久久久| 亚洲午夜精品17c| 精品国产99国产精品| 国产成人精品网址| 怡红院av一区二区三区| 欧美日韩精品系列| 国产一区亚洲一区| 亚洲激情成人在线| 精品日韩成人av| 日韩欧美一区二区免费| 国产经典欧美精品| 一区二区在线看| 日韩你懂的在线观看| 92精品国产成人观看免费| 亚洲超丰满肉感bbw| 久久久久国产一区二区三区四区| 91老司机福利 在线| 激情综合网天天干| 亚洲va韩国va欧美va| 久久久亚洲高清| 欧美日韩成人在线| 99久久久精品免费观看国产蜜| 美女诱惑一区二区| 一区二区三区不卡视频在线观看| 精品久久久久久亚洲综合网| 色婷婷精品大在线视频| 国产一区不卡视频| 久久超碰97中文字幕| 亚洲女人的天堂| 国产欧美日韩精品一区| 日韩欧美成人激情| 欧美性极品少妇| 99久久国产免费看| 国产高清在线观看免费不卡| 日本成人中文字幕在线视频| 亚洲综合丝袜美腿| 亚洲青青青在线视频| 亚洲日韩欧美一区二区在线| 国产精品国产精品国产专区不蜜| 久久蜜桃av一区二区天堂 | 91色|porny| 欧美午夜电影一区| 久久久久久99久久久精品网站| 日韩免费一区二区三区在线播放| 91麻豆精品国产91久久久资源速度| 在线观看日韩一区| 欧美高清性hdvideosex| 欧美精品v国产精品v日韩精品 | 久久久亚洲精华液精华液精华液| 精品美女被调教视频大全网站| 日韩欧美中文字幕公布| 国产日韩影视精品| 亚洲图片你懂的| 日本不卡123| 菠萝蜜视频在线观看一区| 欧美影片第一页| 中文字幕高清不卡| 亚洲一区二区三区四区在线 | 成人影视亚洲图片在线| 麻豆国产精品官网| 欧美日韩三级视频| 一区二区三区不卡在线观看| 国产成人在线电影| 日韩欧美三级在线| 亚洲永久精品国产| av在线综合网| 久久久久久免费网| 无吗不卡中文字幕| 9人人澡人人爽人人精品| 日韩欧美国产综合一区 | 在线看日本不卡| 国产欧美日韩综合| 国产一区激情在线| 欧美va在线播放| 九九视频精品免费| 欧美一区二区三区四区视频| 一区二区三区四区蜜桃| 成人精品视频一区二区三区| 日韩精品一区二区三区老鸭窝| 亚洲一区二区三区在线播放| 99视频有精品| 日本一区二区三区久久久久久久久不 | 99热在这里有精品免费| 国产日韩欧美a| 国产香蕉久久精品综合网| 狠狠狠色丁香婷婷综合久久五月| 国产日产欧美一区二区视频| 成人激情小说网站| 亚洲少妇屁股交4| 成人性生交大片免费看视频在线| 欧美精品一区视频| 老司机精品视频在线| 日韩三级视频在线观看| 黄色精品一二区| 国产农村妇女精品| 日本乱人伦一区| 亚洲国产精品久久久久秋霞影院| 在线观看亚洲一区| 激情深爱一区二区|