亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? TI DSP2812 can總線程序,可以用這個程序設(shè)計can總線收發(fā)數(shù)據(jù),已經(jīng)在自己的開發(fā)板上測試過,運行良好-TI DSP2812 the can main line procedure, may
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜国产不卡在线观看视频| 欧美激情艳妇裸体舞| 精品sm捆绑视频| 亚洲精品写真福利| 国产精品99久久久久久宅男| 在线不卡的av| 一区二区三区久久| 国产一区二区看久久| 欧美日韩一级黄| 亚洲图片你懂的| 国产一区二区三区精品欧美日韩一区二区三区 | 国产成人在线色| 欧美一区二区视频在线观看2022| 一区二区三区毛片| 亚洲成人av一区二区| 精品一区二区国语对白| 色中色一区二区| 国产精品的网站| 国产成人a级片| 日韩精品一区二区在线| 日韩电影在线免费看| 欧美三级中文字幕在线观看| 亚洲日本在线天堂| 成人综合激情网| 欧美激情一区二区在线| 国产激情一区二区三区| 久久久不卡影院| 国产老妇另类xxxxx| 久久久久国产成人精品亚洲午夜| 久久精品国产精品青草| 欧美刺激午夜性久久久久久久| 日本不卡一区二区三区| 91精品久久久久久久久99蜜臂| 五月婷婷久久综合| 91行情网站电视在线观看高清版| 国产精品美女视频| 99久久久久免费精品国产| 中文字幕亚洲不卡| 欧美美女一区二区在线观看| 亚洲电影视频在线| 4438成人网| 久久精品国产免费| 欧美激情一区二区三区蜜桃视频 | 不卡av在线网| 亚洲欧美另类久久久精品| 在线一区二区观看| 午夜视频在线观看一区二区| 制服丝袜亚洲网站| 国模套图日韩精品一区二区| 国产日韩综合av| 91在线你懂得| 日韩电影在线观看一区| 久久色在线观看| 91在线观看下载| 香蕉成人伊视频在线观看| 日韩午夜在线观看视频| 国产精品99久久久久| 专区另类欧美日韩| 7777女厕盗摄久久久| 激情欧美一区二区| 亚洲人成电影网站色mp4| 欧美军同video69gay| 国产一区二区视频在线| 亚洲乱码国产乱码精品精的特点| 欧美福利一区二区| 成人一区二区三区在线观看 | 亚洲第一福利视频在线| 欧美日韩激情一区| 国产成人在线视频网站| 亚洲一区欧美一区| 久久久久久久精| 亚洲欧洲美洲综合色网| 欧美日韩亚洲综合在线 欧美亚洲特黄一级 | 精品午夜一区二区三区在线观看| 亚洲欧洲99久久| 日韩久久久精品| 91黄色在线观看| 国产精品一区二区你懂的| 五月天婷婷综合| 欧美国产精品一区| 精品日韩一区二区三区| 色94色欧美sute亚洲线路一ni| 韩国理伦片一区二区三区在线播放| 亚洲免费观看在线观看| 久久综合中文字幕| 欧美区视频在线观看| 99久久久国产精品免费蜜臀| 久久精品av麻豆的观看方式| 有码一区二区三区| 欧美激情在线一区二区| 欧美不卡激情三级在线观看| 色欧美片视频在线观看| 国产精品一卡二| 免费人成在线不卡| 亚洲成精国产精品女| 亚洲欧洲成人精品av97| 国产日韩一级二级三级| 日韩视频免费观看高清完整版在线观看| 99国产欧美另类久久久精品| 国产自产视频一区二区三区| 免费久久精品视频| 亚洲成人手机在线| 亚洲人123区| 中文字幕一区二区三| 国产亚洲综合在线| 2023国产精华国产精品| 亚洲精品在线观| 精品国产乱码久久久久久免费 | 国产精品一区二区免费不卡 | 欧美精品自拍偷拍动漫精品| 欧美性猛交一区二区三区精品| 99re热这里只有精品免费视频| 国产成人精品一区二区三区网站观看| 狠狠色综合日日| 国产一区二区毛片| 国产91精品露脸国语对白| 国产剧情一区二区| 风间由美一区二区三区在线观看 | 国产精品你懂的在线| 国产婷婷精品av在线| 中文字幕av不卡| 国产精品伦理一区二区| 亚洲欧美一区二区三区国产精品 | 国内精品国产三级国产a久久| 蜜臀久久久久久久| 蜜臂av日日欢夜夜爽一区| 激情都市一区二区| 日韩欧美激情四射| 久久久亚洲高清| 中文在线一区二区| 亚洲欧美日韩在线| 丝袜美腿亚洲色图| 激情综合色播激情啊| 成人丝袜18视频在线观看| 91麻豆国产福利在线观看| 欧美午夜片在线看| 日韩一区二区精品葵司在线| 精品成人a区在线观看| 国产精品国产三级国产aⅴ中文| 亚洲日本在线观看| 欧美aⅴ一区二区三区视频| 精品一区二区三区视频| 不卡av免费在线观看| 欧美嫩在线观看| 国产午夜亚洲精品羞羞网站| 亚洲精品亚洲人成人网| 另类小说色综合网站| 99视频在线精品| 欧美一区二区三区日韩视频| 日本一区二区三区高清不卡| 一区二区三区免费网站| 极品少妇xxxx偷拍精品少妇| av中文字幕一区| 欧美一区二区三区电影| 国产精品乱码一区二区三区软件 | 欧美日本一道本| 久久久久99精品一区| 亚洲国产精品影院| 丁香激情综合国产| 91精品婷婷国产综合久久竹菊| 国产情人综合久久777777| 亚洲一区在线免费观看| 国产福利视频一区二区三区| 一本大道久久a久久精品综合| 欧美大胆一级视频| 在线免费观看一区| 正在播放亚洲一区| 国产精品成人网| 青青草成人在线观看| 日本乱码高清不卡字幕| 久久久亚洲精品一区二区三区 | 首页国产丝袜综合| 成人精品视频.| 精品国产一区二区三区不卡| 亚洲综合色区另类av| 99在线精品一区二区三区| 久久伊99综合婷婷久久伊| 午夜国产不卡在线观看视频| 91麻豆文化传媒在线观看| 国产午夜精品理论片a级大结局| 青青草97国产精品免费观看无弹窗版| 91黄色免费网站| 亚洲免费观看视频| 不卡一区在线观看| 欧美激情一二三区| 国产在线视频精品一区| 日韩精品在线看片z| 国产精品影视在线| 色拍拍在线精品视频8848| 国产日韩欧美麻豆| 91久久人澡人人添人人爽欧美| 国产欧美日韩三级| 国产一区二区成人久久免费影院| 欧美一卡二卡在线观看| 天天综合网天天综合色| 欧美人狂配大交3d怪物一区| 天天影视网天天综合色在线播放| 精品视频999| 日日夜夜一区二区| 欧美一区国产二区|