亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? system.h

?? 清華大學-電子信息工程系-實驗用ARM-linux-源代碼-STDIO_TEST篇
?? H
字號:
#ifndef __ASM_ARM_SYSTEM_H#define __ASM_ARM_SYSTEM_H#ifdef __KERNEL__#include <linux/config.h>#define CPU_ARCH_UNKNOWN	0#define CPU_ARCH_ARMv3		1#define CPU_ARCH_ARMv4		2#define CPU_ARCH_ARMv4T		3#define CPU_ARCH_ARMv5		4#define CPU_ARCH_ARMv5T		5#define CPU_ARCH_ARMv5TE	6#define CPU_ARCH_ARMv5TEJ	7#define CPU_ARCH_ARMv6		8/* * CR1 bits (CP#15 CR1) */#define CR_M	(1 << 0)	/* MMU enable				*/#define CR_A	(1 << 1)	/* Alignment abort enable		*/#define CR_C	(1 << 2)	/* Dcache enable			*/#define CR_W	(1 << 3)	/* Write buffer enable			*/#define CR_P	(1 << 4)	/* 32-bit exception handler		*/#define CR_D	(1 << 5)	/* 32-bit data address range		*/#define CR_L	(1 << 6)	/* Implementation defined		*/#define CR_B	(1 << 7)	/* Big endian				*/#define CR_S	(1 << 8)	/* System MMU protection		*/#define CR_R	(1 << 9)	/* ROM MMU protection			*/#define CR_F	(1 << 10)	/* Implementation defined		*/#define CR_Z	(1 << 11)	/* Implementation defined		*/#define CR_I	(1 << 12)	/* Icache enable			*/#define CR_V	(1 << 13)	/* Vectors relocated to 0xffff0000	*/#define CR_RR	(1 << 14)	/* Round Robin cache replacement	*/#define CR_L4	(1 << 15)	/* LDR pc can set T bit			*/#define CR_DT	(1 << 16)#define CR_IT	(1 << 18)#define CR_ST	(1 << 19)#define CR_FI	(1 << 21)	/* Fast interrupt (lower latency mode)	*/#define CR_U	(1 << 22)	/* Unaligned access operation		*/#define CR_XP	(1 << 23)	/* Extended page tables			*/#define CR_VE	(1 << 24)	/* Vectored interrupts			*/#define CPUID_ID	0#define CPUID_CACHETYPE	1#define CPUID_TCM	2#define CPUID_TLBTYPE	3#define read_cpuid(reg)							\	({								\		unsigned int __val;					\		asm("mrc	p15, 0, %0, c0, c0, " __stringify(reg)	\		    : "=r" (__val)					\		    :							\		    : "cc");						\		__val;							\	})/* * This is used to ensure the compiler did actually allocate the register we * asked it for some inline assembly sequences.  Apparently we can't trust * the compiler from one version to another so a bit of paranoia won't hurt. * This string is meant to be concatenated with the inline asm string and * will cause compilation to stop on mismatch. * (for details, see gcc PR 15089) */#define __asmeq(x, y)  ".ifnc " x "," y " ; .err ; .endif\n\t"#ifndef __ASSEMBLY__#include <linux/linkage.h>struct thread_info;struct task_struct;/* information about the system we're running on */extern unsigned int system_rev;extern unsigned int system_serial_low;extern unsigned int system_serial_high;extern unsigned int mem_fclk_21285;struct pt_regs;void die(const char *msg, struct pt_regs *regs, int err)		__attribute__((noreturn));void die_if_kernel(const char *str, struct pt_regs *regs, int err);void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,				       struct pt_regs *),		     int sig, const char *name);#include <asm/proc-fns.h>#define xchg(ptr,x) \	((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))#define tas(ptr) (xchg((ptr),1))extern asmlinkage void __backtrace(void);extern int cpu_architecture(void);#define set_cr(x)					\	__asm__ __volatile__(				\	"mcr	p15, 0, %0, c1, c0, 0	@ set CR"	\	: : "r" (x) : "cc")#define get_cr()					\	({						\	unsigned int __val;				\	__asm__ __volatile__(				\	"mrc	p15, 0, %0, c1, c0, 0	@ get CR"	\	: "=r" (__val) : : "cc");			\	__val;						\	})extern unsigned long cr_no_alignment;	/* defined in entry-armv.S */extern unsigned long cr_alignment;	/* defined in entry-armv.S */#define UDBG_UNDEFINED	(1 << 0)#define UDBG_SYSCALL	(1 << 1)#define UDBG_BADABORT	(1 << 2)#define UDBG_SEGV	(1 << 3)#define UDBG_BUS	(1 << 4)extern unsigned int user_debug;#if __LINUX_ARM_ARCH__ >= 4#define vectors_high()	(cr_alignment & CR_V)#else#define vectors_high()	(0)#endif#define mb() __asm__ __volatile__ ("" : : : "memory")#define rmb() mb()#define wmb() mb()#define read_barrier_depends() do { } while(0)#define set_mb(var, value)  do { var = value; mb(); } while (0)#define set_wmb(var, value) do { var = value; wmb(); } while (0)#define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");#ifdef CONFIG_SMP/* * Define our own context switch locking.  This allows us to enable * interrupts over the context switch, otherwise we end up with high * interrupt latency.  The real problem area is switch_mm() which may * do a full cache flush. */#define prepare_arch_switch(rq,next)					\do {									\	spin_lock(&(next)->switch_lock);				\	spin_unlock_irq(&(rq)->lock);					\} while (0)#define finish_arch_switch(rq,prev)					\	spin_unlock(&(prev)->switch_lock)#define task_running(rq,p)						\	((rq)->curr == (p) || spin_is_locked(&(p)->switch_lock))#else/* * Our UP-case is more simple, but we assume knowledge of how * spin_unlock_irq() and friends are implemented.  This avoids * us needlessly decrementing and incrementing the preempt count. */#define prepare_arch_switch(rq,next)	local_irq_enable()#define finish_arch_switch(rq,prev)	spin_unlock(&(rq)->lock)#define task_running(rq,p)		((rq)->curr == (p))#endif/* * switch_to(prev, next) should switch from task `prev' to `next' * `prev' will never be the same as `next'.  schedule() itself * contains the memory barrier to tell GCC not to cache `current'. */extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);#define switch_to(prev,next,last)					\do {									\	last = __switch_to(prev,prev->thread_info,next->thread_info);	\} while (0)/* * CPU interrupt mask handling. */#if __LINUX_ARM_ARCH__ >= 6#define local_irq_save(x)					\	({							\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_save\n"	\	"cpsid	i"						\	: "=r" (x) : : "memory", "cc");				\	})#define local_irq_enable()  __asm__("cpsie i	@ __sti" : : : "memory", "cc")#define local_irq_disable() __asm__("cpsid i	@ __cli" : : : "memory", "cc")#define local_fiq_enable()  __asm__("cpsie f	@ __stf" : : : "memory", "cc")#define local_fiq_disable() __asm__("cpsid f	@ __clf" : : : "memory", "cc")#else/* * Save the current interrupt enable state & disable IRQs */#define local_irq_save(x)					\	({							\		unsigned long temp;				\		(void) (&temp == &x);				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_save\n"	\"	orr	%1, %0, #128\n"					\"	msr	cpsr_c, %1"					\	: "=r" (x), "=r" (temp)					\	:							\	: "memory", "cc");					\	})	/* * Enable IRQs */#define local_irq_enable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_enable\n"	\"	bic	%0, %0, #128\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Disable IRQs */#define local_irq_disable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_disable\n"	\"	orr	%0, %0, #128\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Enable FIQs */#define local_fiq_enable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ stf\n"		\"	bic	%0, %0, #64\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Disable FIQs */#define local_fiq_disable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ clf\n"		\"	orr	%0, %0, #64\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})#endif/* * Save the current interrupt enable state. */#define local_save_flags(x)					\	({							\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_save_flags"	\	: "=r" (x) : : "memory", "cc");				\	})/* * restore saved IRQ & FIQ state */#define local_irq_restore(x)					\	__asm__ __volatile__(					\	"msr	cpsr_c, %0		@ local_irq_restore\n"	\	:							\	: "r" (x)						\	: "memory", "cc")#define irqs_disabled()			\({					\	unsigned long flags;		\	local_save_flags(flags);	\	flags & PSR_I_BIT;		\})#ifdef CONFIG_SMP#error SMP not supported#define smp_mb()		mb()#define smp_rmb()		rmb()#define smp_wmb()		wmb()#define smp_read_barrier_depends()		read_barrier_depends()#else#define smp_mb()		barrier()#define smp_rmb()		barrier()#define smp_wmb()		barrier()#define smp_read_barrier_depends()		do { } while(0)#if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)/* * On the StrongARM, "swp" is terminally broken since it bypasses the * cache totally.  This means that the cache becomes inconsistent, and, * since we use normal loads/stores as well, this is really bad. * Typically, this causes oopsen in filp_close, but could have other, * more disasterous effects.  There are two work-arounds: *  1. Disable interrupts and emulate the atomic swap *  2. Clean the cache, perform atomic swap, flush the cache * * We choose (1) since its the "easiest" to achieve here and is not * dependent on the processor type. */#define swp_is_buggy#endifstatic inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size){	extern void __bad_xchg(volatile void *, int);	unsigned long ret;#ifdef swp_is_buggy	unsigned long flags;#endif	switch (size) {#ifdef swp_is_buggy		case 1:			local_irq_save(flags);			ret = *(volatile unsigned char *)ptr;			*(volatile unsigned char *)ptr = x;			local_irq_restore(flags);			break;		case 4:			local_irq_save(flags);			ret = *(volatile unsigned long *)ptr;			*(volatile unsigned long *)ptr = x;			local_irq_restore(flags);			break;#else		case 1:	__asm__ __volatile__ ("swpb %0, %1, [%2]"					: "=&r" (ret)					: "r" (x), "r" (ptr)					: "memory", "cc");			break;		case 4:	__asm__ __volatile__ ("swp %0, %1, [%2]"					: "=&r" (ret)					: "r" (x), "r" (ptr)					: "memory", "cc");			break;#endif		default: __bad_xchg(ptr, size), ret = 0;	}	return ret;}#endif /* CONFIG_SMP */#endif /* __ASSEMBLY__ */#endif /* __KERNEL__ */#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美激情一区二区三区不卡| 蜜桃一区二区三区在线| 国产女人18毛片水真多成人如厕| 精品国产伦一区二区三区免费| 91.麻豆视频| 91精品在线观看入口| 51精品视频一区二区三区| 日本韩国一区二区| 国产精品私人影院| 久久午夜色播影院免费高清| 国产亚洲精品中文字幕| 蜜臀av一区二区| 国产精品一区二区免费不卡 | 国产三级欧美三级日产三级99| 欧美日韩综合在线免费观看| 国产一区二区不卡老阿姨| 欧美性色黄大片| 国产精品久久久久久久久快鸭 | www..com久久爱| 欧美mv日韩mv国产网站app| 国产精品亚洲午夜一区二区三区| 日韩午夜电影av| 色屁屁一区二区| 老司机精品视频线观看86| 一区二区三区久久久| 成人av在线影院| 午夜电影网一区| 国产三级精品在线| 欧美色图12p| 午夜精品福利在线| 亚洲欧美日韩综合aⅴ视频| 国产精品一区专区| 国产欧美一区二区三区在线看蜜臀| 日本不卡123| 久久亚洲综合色| 91黄色免费看| 理论电影国产精品| 中文字幕av免费专区久久| 欧美性猛片xxxx免费看久爱| 亚洲免费av观看| 欧美色国产精品| 亚洲www啪成人一区二区麻豆| 成人教育av在线| 欧美三区在线观看| 国产欧美精品一区二区色综合| 亚洲综合色成人| 99久久精品免费看国产| 欧美群妇大交群中文字幕| 久久无码av三级| 国产成a人亚洲| 欧美精品一区二区蜜臀亚洲| 久久久美女毛片| 久久成人综合网| 91在线视频在线| 欧美日韩一区二区欧美激情| 欧美一卡2卡3卡4卡| 亚洲国产精品一区二区尤物区| 日韩av电影天堂| 美女免费视频一区| 国产蜜臀av在线一区二区三区| 国产欧美日韩精品一区| 亚洲成av人影院在线观看网| 91老师国产黑色丝袜在线| 国产精品久久午夜| 日本vs亚洲vs韩国一区三区二区| 久久精品99国产精品| 欧美一级视频精品观看| 国产日产亚洲精品系列| 亚洲国产sm捆绑调教视频| 国产成人高清在线| 91精品欧美福利在线观看| 亚洲女与黑人做爰| 国产一区二区成人久久免费影院 | 亚洲一区免费在线观看| 国产一区二区电影| 欧美一区日韩一区| 一区二区三区.www| 成人激情免费电影网址| 精品国产制服丝袜高跟| 亚洲国产人成综合网站| jiyouzz国产精品久久| 精品国产凹凸成av人网站| 亚洲国产一区二区视频| caoporn国产精品| 久久九九久久九九| 麻豆成人免费电影| 91精品国产综合久久久久| 一区二区三区高清| 97久久久精品综合88久久| 国产精品欧美精品| 成人在线综合网站| 国产农村妇女毛片精品久久麻豆| 国产一区 二区 三区一级| 国产婷婷精品av在线| 国产无人区一区二区三区| 国产精品毛片久久久久久| 久久99久久精品| 5858s免费视频成人| 五月天一区二区| 91精品免费观看| 免费在线观看不卡| 日韩免费看的电影| eeuss鲁一区二区三区| 国产自产高清不卡| 日av在线不卡| 日韩一区二区三区免费看| 狂野欧美性猛交blacked| 日韩欧美第一区| 久久福利资源站| 精品人伦一区二区色婷婷| 久久成人久久爱| 国产亚洲女人久久久久毛片| 国产高清不卡一区二区| 国产三级精品视频| 9i看片成人免费高清| 亚洲综合成人在线| 欧美精品日韩精品| 九九国产精品视频| 久久久久久99久久久精品网站| 国产成人aaa| 国产精品国产馆在线真实露脸| 色88888久久久久久影院野外| 亚洲综合另类小说| 日韩一级高清毛片| 国产馆精品极品| 中文字幕一区在线观看视频| 色综合一区二区三区| 婷婷久久综合九色综合绿巨人| 欧美一卡在线观看| 风间由美中文字幕在线看视频国产欧美| 亚洲国产高清aⅴ视频| 色吧成人激情小说| 奇米影视一区二区三区小说| 久久欧美中文字幕| 91麻豆国产在线观看| 日韩电影免费在线看| 国产拍欧美日韩视频二区| 在线视频你懂得一区| 精彩视频一区二区| 亚洲特级片在线| 日韩欧美二区三区| 日韩午夜av一区| 99在线精品观看| 日本午夜精品一区二区三区电影| 久久精品亚洲乱码伦伦中文| 91搞黄在线观看| 久草精品在线观看| 亚洲人成网站影音先锋播放| 日韩一区二区三区视频| 99久久久精品免费观看国产蜜| 香蕉加勒比综合久久| 久久精品亚洲精品国产欧美| 欧美在线视频不卡| 久久国内精品自在自线400部| 亚洲欧洲日产国码二区| 日韩三级视频中文字幕| 97精品电影院| 国内外成人在线| 亚洲精品国产高清久久伦理二区| 欧美成人精品二区三区99精品| 91麻豆国产福利精品| 久久福利视频一区二区| 亚洲尤物在线视频观看| 中文字幕精品在线不卡| 日韩一区二区精品在线观看| 91看片淫黄大片一级| 国产一区二区精品久久99| 天堂蜜桃一区二区三区| 中文字幕一区二区日韩精品绯色| 欧美一卡在线观看| 欧美少妇xxx| 91麻豆视频网站| 国产精品一卡二卡| 人人狠狠综合久久亚洲| 一区二区三区四区不卡视频| 国产亚洲一区字幕| 69堂国产成人免费视频| 欧美亚洲一区三区| 粗大黑人巨茎大战欧美成人| 麻豆精品国产91久久久久久 | 成人av资源在线观看| 经典三级视频一区| 日韩和的一区二区| 亚洲一区二区3| 亚洲女性喷水在线观看一区| 国产精品免费av| 久久亚洲二区三区| 日韩欧美激情四射| 538在线一区二区精品国产| 在线观看日韩高清av| 91麻豆产精品久久久久久| 成人18精品视频| 国产福利精品一区二区| 国产乱码精品一区二区三区av| 老汉av免费一区二区三区| 蜜臀国产一区二区三区在线播放| 三级在线观看一区二区| 亚洲成人午夜影院| 亚洲bt欧美bt精品| 性做久久久久久免费观看|