亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp281x_sysctrl.h

?? ti tms281x BIOS/RTOS 實例代碼
?? H
字號:
//###########################################################################
//
// FILE:   DSP281x_SysCtrl.h
//
// TITLE:  DSP281x Device System Control Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  1.00| 11 Sep 2003 | L.H. | Changes since previous version (v.58 Alpha)
//      |             |      | Added bit definitions for the PLLCR register,
//      |             |      | Low power mode LPMCR0 and LPMCR1 registers
//      |             |      | Corrected OTPWAIT bit field name in FOTPWAIT
//      |             |      | Changed SCIENCLKA to SCIAENCLK and SCIENCLKB to
//      |             |      |    SCIBENCLK to match documentation
//      |             |      | Removed bit definition for SCSR register.  This
//      |             |      |    register should only be written to using a
//      |             |      |    mask value else a read-modify-write will clear
//      |             |      |    the WDOVERRIDE bit. 
//###########################################################################

#ifndef DSP281x_SYS_CTRL_H
#define DSP281x_SYS_CTRL_H


#ifdef __cplusplus
extern "C" {
#endif


//---------------------------------------------------------------------------
// System Control Individual Register Bit Definitions:
//
// High speed peripheral clock register bit definitions:
struct HISPCP_BITS  {   // bits  description
   Uint16 HSPCLK:3;     // 2:0   Rate relative to SYSCLKOUT
   Uint16 rsvd1:13;     // 15:3  reserved
};

union HISPCP_REG {
   Uint16              all;
   struct HISPCP_BITS  bit;
};

// Low speed peripheral clock register bit definitions:
struct LOSPCP_BITS  {   // bits  description
   Uint16 LSPCLK:3;     // 2:0   Rate relative to SYSCLKOUT
   Uint16 rsvd1:13;     // 15:3  reserved
};

union LOSPCP_REG {
   Uint16              all;
   struct LOSPCP_BITS  bit;
};

// Peripheral clock control register bit definitions:
struct PCLKCR_BITS  {   // bits  description
   Uint16 EVAENCLK:1;   // 0     Enable high speed clk to EV-A
   Uint16 EVBENCLK:1;   // 1     Enable high speed clk to EV-B
   Uint16 rsvd1:1;      // 2 
   Uint16 ADCENCLK:1;   // 3     Enable high speed clk to ADC
   Uint16 rsvd2:4;      // 7:4   reserved
   Uint16 SPIENCLK:1;   // 8     Enable low speed clk to SPI
   Uint16 rsvd3:1;      // 9     reserved
   Uint16 SCIAENCLK:1;  // 10    Enable low speed clk to SCI-A
   Uint16 SCIBENCLK:1;  // 11    Enable low speed clk to SCI-B
   Uint16 MCBSPENCLK:1; // 12    Enable low speed clk to McBSP
   Uint16 rsvd4:1;      // 13    reserved
   Uint16 ECANENCLK:1;  // 14    Enable system clk to eCAN
};

union PCLKCR_REG {
   Uint16              all;
   struct PCLKCR_BITS  bit;
};   

// PLL control register bit definitions:
struct PLLCR_BITS {      // bits  description
   Uint16 DIV:4;         // 3:0   Set clock ratio for the PLL
   Uint16 rsvd1:12;      // 15:4  reserved
};

union PLLCR_REG {
   Uint16             all;
   struct PLLCR_BITS  bit;
};

// Low Power Mode 0 control register bit definitions:
struct LPMCR0_BITS {     // bits  description
   Uint16 LPM:2;         // 1:0   Set the low power mode
   Uint16 QUALSTDBY:6;   // 7:2   Qualification   
   Uint16 rsvd1:8;       // 15:8  reserved
};

union LPMCR0_REG {
   Uint16              all;
   struct LPMCR0_BITS  bit;
};

// Low Power Mode 1 control register bit definitions:
struct LPMCR1_BITS {     // bits  description
   Uint16 XINT1:1;       // 0     Enable XINT1 to wake the device from standby
   Uint16 XNMI:1;        // 1     Enable XMNI to wake the device from standby
   Uint16 WDINT:1;       // 2     Enable watchdog interrupt to wake the device from standby
   Uint16 T1CTRIP:1;     // 3     Enable T1CTRIP to wake the device from standby
   Uint16 T2CTRIP:1;     // 4     Enable T2CTRIP to wake the device from standby
   Uint16 T3CTRIP:1;     // 5     Enable T3CTRIP to wake the device from standby
   Uint16 T4CTRIP:1;     // 6     Enable T4CTRIP to wake the device from standby
   Uint16 C1TRIP:1;      // 7     Enable C1TRIP to wake the device from standby
   Uint16 C2TRIP:1;      // 8     Enable C2TRIP to wake the device from standby
   Uint16 C3TRIP:1;      // 9     Enable C3TRIP to wake the device from standby
   Uint16 C4TRIP:1;      // 10    Enable C4TRIP to wake the device from standby
   Uint16 C5TRIP:1;      // 11    Enable C5TRIP to wake the device from standby
   Uint16 C6TRIP:1;      // 12    Enable C6TRIP to wake the device from standby
   Uint16 SCIRXA:1;      // 13    Enable SCIRXA to wake the device from standby
   Uint16 SCIRXB:1;      // 14    Enable SCIRXB to wake the device from standby
   Uint16 CANRX:1;       // 15    Enable CANRX to wake the device from standby
};

union LPMCR1_REG {
   Uint16              all;
   struct LPMCR1_BITS  bit;
};

//---------------------------------------------------------------------------
// System Control Register File:
//
struct SYS_CTRL_REGS {
   Uint16  rsvd1[10];            // 0-9
   union   HISPCP_REG HISPCP;    // 10: High-speed peripheral clock pre-scaler
   union   LOSPCP_REG LOSPCP;    // 11: Low-speed peripheral clock pre-scaler
   union   PCLKCR_REG PCLKCR;    // 12: Peripheral clock control register
   Uint16             rsvd2;     // 13: reserved
   union   LPMCR0_REG LPMCR0;    // 14: Low-power mode control register 0
   union   LPMCR1_REG LPMCR1;    // 15: Low-power mode control register 1
   Uint16             rsvd3;     // 16: reserved
   union   PLLCR_REG  PLLCR;     // 17: PLL control register
   // No bit definitions are defined for SCSR because
   // a read-modify-write instruction can clear the WDOVERRIDE bit
   Uint16             SCSR;      // 18: System control and status register
   Uint16             WDCNTR;    // 19: WD counter register
   Uint16             rsvd4;     // 20
   Uint16             WDKEY;     // 21: WD reset key register
   Uint16             rsvd5[3];  // 22-24
   // No bit definitions are defined for WDCR because
   // the proper value must be written to the WDCHK field
   // whenever writing to this register. 
   Uint16             WDCR;      // 25: WD timer control register
   Uint16             rsvd6[6];  // 26-31
};


/* --------------------------------------------------- */
/* CSM Registers                                       */
/*                                                     */
/* ----------------------------------------------------*/

/* CSM Status & Control register bit definitions */
struct  CSMSCR_BITS {      // bit   description
   Uint16     SECURE:1;    // 0     Secure flag
   Uint16     rsvd1:14;    // 14-1  reserved
   Uint16     FORCESEC:1;  // 15    Force Secure control bit

}; 

/* Allow access to the bit fields or entire register */
union CSMSCR_REG {
   Uint16             all;
   struct CSMSCR_BITS bit;
};

/* CSM Register File */ 
struct  CSM_REGS {      
   Uint16           KEY0;    // KEY reg bits 15-0 
   Uint16           KEY1;    // KEY reg bits 31-16 
   Uint16           KEY2;    // KEY reg bits 47-32
   Uint16           KEY3;    // KEY reg bits 63-48
   Uint16           KEY4;    // KEY reg bits 79-64
   Uint16           KEY5;    // KEY reg bits 95-80
   Uint16           KEY6;    // KEY reg bits 111-96
   Uint16           KEY7;    // KEY reg bits 127-112
   Uint16           rsvd1;   // reserved
   Uint16           rsvd2;   // reserved
   Uint16           rsvd3;   // reserved
   Uint16           rsvd4;   // reserved
   Uint16           rsvd5;   // reserved
   Uint16           rsvd6;   // reserved
   Uint16           rsvd7;   // reserved 
   union CSMSCR_REG CSMSCR;  // CSM Status & Control register
};

/* Password locations */
struct  CSM_PWL {
   Uint16   PSWD0;  // PSWD bits 15-0
   Uint16   PSWD1;  // PSWD bits 31-16
   Uint16   PSWD2;  // PSWD bits 47-32
   Uint16   PSWD3;  // PSWD bits 63-48
   Uint16   PSWD4;  // PSWD bits 79-64
   Uint16   PSWD5;  // PSWD bits 95-80
   Uint16   PSWD6;  // PSWD bits 111-96
   Uint16   PSWD7;  // PSWD bits 127-112
};



/* Flash Registers */

#define FLASH_SLEEP   0x0000;
#define FLASH_STANDBY 0x0001;
#define FLASH_ACTIVE  0x0003;


/* Flash Option Register bit definitions */
struct  FOPT_BITS {       // bit   description
   Uint16     ENPIPE:1;   // 0     Enable Pipeline Mode
   Uint16     rsvd:15;    // 1-15  reserved
};

/* Allow access to the bit fields or entire register */
union FOPT_REG {
   Uint16           all;
   struct FOPT_BITS bit;
};

/* Flash Power Modes Register bit definitions */
struct  FPWR_BITS {       // bit   description
   Uint16     PWR:2;      // 0-1   Power Mode bits
   Uint16     rsvd:14;    // 2-15  reserved
};

/* Allow access to the bit fields or entire register */
union FPWR_REG {
   Uint16           all;
   struct FPWR_BITS bit;
};


/* Flash Status Register bit definitions */
struct  FSTATUS_BITS {       // bit   description
   Uint16     PWRS:2;        // 0-1   Power Mode Status bits
   Uint16     STDBYWAITS:1;  // 2     Bank/Pump Sleep to Standby Wait Counter Status bits
   Uint16     ACTIVEWAITS:1; // 3     Bank/Pump Standby to Active Wait Counter Status bits
   Uint16     rsvd1:4;       // 4-7   reserved
   Uint16     V3STAT:1;      // 8     VDD3V Status Latch bit
   Uint16     rsvd2:7;       // 9-15  reserved
};

/* Allow access to the bit fields or entire register */
union FSTATUS_REG {
   Uint16              all;
   struct FSTATUS_BITS bit;
};

/* Flash Sleep to Standby Wait Counter Register bit definitions */
struct  FSTDBYWAIT_BITS {    // bit   description
   Uint16     STDBYWAIT:8;   // 0-7   Bank/Pump Sleep to Standby Wait Count bits
   Uint16     rsvd:8;        // 8-15  reserved
};

/* Allow access to the bit fields or entire register */
union FSTDBYWAIT_REG {
   Uint16                 all;
   struct FSTDBYWAIT_BITS bit;
};

/* Flash Standby to Active Wait Counter Register bit definitions */
struct  FACTIVEWAIT_BITS {   // bit   description
   Uint16     ACTIVEWAIT:8;  // 0-7   Bank/Pump Standby to Active Wait Count bits
   Uint16     rsvd:8;        // 8-15  reserved
};

/* Allow access to the bit fields or entire register */
union FACTIVEWAIT_REG {
   Uint16                  all;
   struct FACTIVEWAIT_BITS bit;
};

/* Bank Read Access Wait State Register bit definitions */
struct  FBANKWAIT_BITS {     // bit   description
   Uint16     RANDWAIT:4;    // 0-3   Flash Random Read Wait State bits
   Uint16     rsvd1:4;       // 4-7   reserved
   Uint16     PAGEWAIT:4;    // 8-11  Flash Paged Read Wait State bits
   Uint16     rsvd2:4;       // 12-15 reserved
};

/* Allow access to the bit fields or entire register */
union FBANKWAIT_REG {
   Uint16                all;
   struct FBANKWAIT_BITS bit;
};

/* OTP Read Access Wait State Register bit definitions */
struct  FOTPWAIT_BITS {      // bit   description
   Uint16     OTPWAIT:5;     // 0-4   OTP Read Wait State bits
   Uint16     rsvd:11;       // 5-15  reserved
};

/* Allow access to the bit fields or entire register */
union FOTPWAIT_REG {
   Uint16               all;
   struct FOTPWAIT_BITS bit;
};


struct FLASH_REGS {
   union FOPT_REG        FOPT;        // Option Register
   Uint16                rsvd1;       // reserved
   union FPWR_REG        FPWR;        // Power Modes Register
   union FSTATUS_REG     FSTATUS;     // Status Register
   union FSTDBYWAIT_REG  FSTDBYWAIT;  // Pump/Bank Sleep to Standby Wait State Register
   union FACTIVEWAIT_REG FACTIVEWAIT; // Pump/Bank Standby to Active Wait State Register
   union FBANKWAIT_REG   FBANKWAIT;   // Bank Read Access Wait State Register
   union FOTPWAIT_REG    FOTPWAIT;    // OTP Read Access Wait State Register
};

//---------------------------------------------------------------------------
// System Control External References & Function Declarations:
//
extern volatile struct SYS_CTRL_REGS SysCtrlRegs;
extern volatile struct CSM_REGS CsmRegs;
extern volatile struct CSM_PWL CsmPwl;
extern volatile struct FLASH_REGS FlashRegs;


#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_SYS_CTRL_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久毛片a| 久久国产视频网| 天天色天天操综合| 欧美一二三区在线观看| 韩国中文字幕2020精品| 三级久久三级久久| 一区二区在线电影| 亚洲制服欧美中文字幕中文字幕| 色综合中文字幕国产 | 日韩亚洲欧美综合| 97精品久久久午夜一区二区三区 | 日韩一区二区免费高清| 国产色综合久久| 国产婷婷色一区二区三区四区| 欧美性xxxxx极品少妇| 亚洲精品一区二区三区影院 | 国产成人午夜99999| k8久久久一区二区三区| 日韩一区二区不卡| 捆绑紧缚一区二区三区视频 | 高清久久久久久| 国产精品99久久久| 国产欧美日韩在线看| 亚洲午夜精品网| 国产视频一区二区三区在线观看 | ●精品国产综合乱码久久久久| 婷婷成人激情在线网| 丁香另类激情小说| 久久毛片高清国产| 一区二区三区美女视频| 亚洲高清久久久| 国产精品久久久久久福利一牛影视| 日韩精品亚洲一区二区三区免费| 国产精品18久久久久久vr| 国产一区二区在线观看免费| 日韩一区二区三区视频在线| 偷拍自拍另类欧美| 日本道精品一区二区三区| 日本成人在线看| 欧美电影一区二区| 秋霞电影一区二区| 久久女同精品一区二区| 天堂成人国产精品一区| 欧美日韩在线播| 奇米精品一区二区三区在线观看 | 美女www一区二区| 91传媒视频在线播放| 亚洲高清视频的网址| 久久99久久久欧美国产| 久久蜜桃av一区精品变态类天堂| 国产精品1024| 91网页版在线| 丝袜美腿亚洲一区| 久久精品亚洲麻豆av一区二区 | 中文字幕av一区二区三区免费看| 国产69精品久久99不卡| 欧美性色黄大片| 久久国产精品区| 亚洲香蕉伊在人在线观| 亚洲国产精品久久久久秋霞影院| 4438x成人网最大色成网站| 日韩国产一二三区| 久久一区二区三区四区| av一二三不卡影片| 老司机免费视频一区二区三区| 中文字幕在线不卡视频| 欧美一级片免费看| 国产成人精品午夜视频免费| 欧美精品视频www在线观看| 成人欧美一区二区三区白人 | 免费亚洲电影在线| 国产精品欧美经典| 国产成人免费网站| 亚洲精品一二三| 欧美一级欧美三级| 这里只有精品电影| 成人app下载| 日韩影院精彩在线| 一区二区三区日韩在线观看| 日韩欧美国产电影| 国内欧美视频一区二区| 亚洲免费毛片网站| 一区二区三区四区在线免费观看 | 日本在线不卡视频一二三区| 亚洲一区二区三区四区在线免费观看| 欧洲日韩一区二区三区| 美女视频网站久久| 久久精品国产秦先生| 麻豆专区一区二区三区四区五区| 亚洲高清免费在线| 蜜桃久久精品一区二区| 激情五月婷婷综合| 粗大黑人巨茎大战欧美成人| 国产精品白丝jk黑袜喷水| 国产午夜精品理论片a级大结局| 26uuu国产电影一区二区| 久久精品视频网| 亚洲免费观看视频| 日韩制服丝袜av| 久久国产精品第一页| 高清不卡在线观看av| 欧美中文字幕一区| 精品99一区二区| 国产精品欧美经典| 欧美女孩性生活视频| 精品福利一二区| 亚洲自拍与偷拍| 成人免费观看av| 日韩视频在线一区二区| 久久免费看少妇高潮| 一区二区在线观看不卡| 国产成人在线看| 国产亚洲欧美日韩日本| 欧美日韩国产片| 国产精品国产三级国产aⅴ入口 | 激情小说亚洲一区| 亚洲视频你懂的| 欧美人与性动xxxx| 成人免费一区二区三区视频| 丁香婷婷深情五月亚洲| 日韩一级大片在线观看| 亚洲欧美自拍偷拍| 亚洲成a人片综合在线| 亚洲欧美日韩电影| 亚洲国产精品自拍| 色婷婷综合久久久久中文一区二区| 在线电影院国产精品| 秋霞午夜av一区二区三区| 亚洲女人的天堂| 亚洲靠逼com| 一区二区在线观看免费视频播放| 一区二区欧美视频| 亚洲第一成年网| 喷水一区二区三区| 国产精品麻豆视频| 九色综合国产一区二区三区| 一本到不卡免费一区二区| 成人免费福利片| 日韩天堂在线观看| 激情综合色综合久久| 国产一区二区三区在线观看免费 | 美国欧美日韩国产在线播放| 国产一区二区电影| 中文字幕在线不卡一区二区三区 | 激情成人综合网| 3d动漫精品啪啪1区2区免费| 综合久久久久久| 亚洲日韩欧美一区二区在线| 日韩美女视频一区二区在线观看| 成人免费观看av| 亚洲精品国产无天堂网2021| 免费观看一级特黄欧美大片| 91麻豆免费在线观看| 日韩高清不卡一区二区三区| 国产精品免费av| 欧美色中文字幕| 成人免费毛片app| 免费看欧美女人艹b| 国产精品欧美一区二区三区| 色综合天天综合| 国产美女精品一区二区三区| 久久精品视频在线看| 欧美日韩高清一区二区三区| 北条麻妃国产九九精品视频| 日韩不卡在线观看日韩不卡视频| 久久嫩草精品久久久精品| 欧美精品99久久久**| 一本高清dvd不卡在线观看| 国产成人综合亚洲网站| 日韩在线一二三区| 久久爱另类一区二区小说| 欧美老肥妇做.爰bbww视频| 欧美日韩国产123区| 久久先锋影音av鲁色资源网| 欧美激情一二三区| 18欧美乱大交hd1984| 亚洲国产美国国产综合一区二区| 亚洲五码中文字幕| 精品制服美女久久| 91精品国产综合久久久久久久久久| 99国产精品久久久| fc2成人免费人成在线观看播放| 国产乱码精品1区2区3区| 麻豆成人av在线| 激情五月婷婷综合| 成人国产亚洲欧美成人综合网| 国产成人在线视频网站| 91天堂素人约啪| 一本到不卡免费一区二区| 欧美三级一区二区| 日韩精品一区二区在线| 久久亚洲春色中文字幕久久久| 国产三区在线成人av| 亚洲视频免费观看| 五月天欧美精品| 国产99久久久国产精品| 色婷婷av一区二区三区之一色屋| 欧美久久久影院| 久久久精品综合| 亚洲成人免费电影|