亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? smartsopc_board_cyclone_1c6.v

?? sopc開發板標準NIOSII模塊
?? V
?? 第 1 頁 / 共 5 頁
字號:
//megafunction wizard: %Altera SOPC Builder%
//GENERATION: STANDARD
//VERSION: WM1.0


//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module asmi_asmi_control_port_arbitrator (
                                           // inputs:
                                            asmi_asmi_control_port_dataavailable,
                                            asmi_asmi_control_port_endofpacket,
                                            asmi_asmi_control_port_irq,
                                            asmi_asmi_control_port_readdata,
                                            asmi_asmi_control_port_readyfordata,
                                            clk,
                                            cpu_0_data_master_address_to_slave,
                                            cpu_0_data_master_read,
                                            cpu_0_data_master_write,
                                            cpu_0_data_master_writedata,
                                            reset_n,

                                           // outputs:
                                            asmi_asmi_control_port_address,
                                            asmi_asmi_control_port_chipselect,
                                            asmi_asmi_control_port_dataavailable_from_sa,
                                            asmi_asmi_control_port_endofpacket_from_sa,
                                            asmi_asmi_control_port_irq_from_sa,
                                            asmi_asmi_control_port_read_n,
                                            asmi_asmi_control_port_readdata_from_sa,
                                            asmi_asmi_control_port_readyfordata_from_sa,
                                            asmi_asmi_control_port_reset_n,
                                            asmi_asmi_control_port_write_n,
                                            asmi_asmi_control_port_writedata,
                                            cpu_0_data_master_granted_asmi_asmi_control_port,
                                            cpu_0_data_master_qualified_request_asmi_asmi_control_port,
                                            cpu_0_data_master_read_data_valid_asmi_asmi_control_port,
                                            cpu_0_data_master_requests_asmi_asmi_control_port,
                                            d1_asmi_asmi_control_port_end_xfer
                                         );

  output  [  2: 0] asmi_asmi_control_port_address;
  output           asmi_asmi_control_port_chipselect;
  output           asmi_asmi_control_port_dataavailable_from_sa;
  output           asmi_asmi_control_port_endofpacket_from_sa;
  output           asmi_asmi_control_port_irq_from_sa;
  output           asmi_asmi_control_port_read_n;
  output  [ 15: 0] asmi_asmi_control_port_readdata_from_sa;
  output           asmi_asmi_control_port_readyfordata_from_sa;
  output           asmi_asmi_control_port_reset_n;
  output           asmi_asmi_control_port_write_n;
  output  [ 15: 0] asmi_asmi_control_port_writedata;
  output           cpu_0_data_master_granted_asmi_asmi_control_port;
  output           cpu_0_data_master_qualified_request_asmi_asmi_control_port;
  output           cpu_0_data_master_read_data_valid_asmi_asmi_control_port;
  output           cpu_0_data_master_requests_asmi_asmi_control_port;
  output           d1_asmi_asmi_control_port_end_xfer;
  input            asmi_asmi_control_port_dataavailable;
  input            asmi_asmi_control_port_endofpacket;
  input            asmi_asmi_control_port_irq;
  input   [ 15: 0] asmi_asmi_control_port_readdata;
  input            asmi_asmi_control_port_readyfordata;
  input            clk;
  input   [ 22: 0] cpu_0_data_master_address_to_slave;
  input            cpu_0_data_master_read;
  input            cpu_0_data_master_write;
  input   [ 31: 0] cpu_0_data_master_writedata;
  input            reset_n;

  wire    [  2: 0] asmi_asmi_control_port_address;
  wire             asmi_asmi_control_port_allgrants;
  wire             asmi_asmi_control_port_allow_new_arb_cycle;
  wire             asmi_asmi_control_port_any_continuerequest;
  wire             asmi_asmi_control_port_arb_counter_enable;
  reg     [  1: 0] asmi_asmi_control_port_arb_share_counter;
  wire    [  1: 0] asmi_asmi_control_port_arb_share_counter_next_value;
  wire    [  1: 0] asmi_asmi_control_port_arb_share_set_values;
  wire             asmi_asmi_control_port_arbitration_holdoff_internal;
  wire             asmi_asmi_control_port_beginbursttransfer_internal;
  wire             asmi_asmi_control_port_begins_xfer;
  wire             asmi_asmi_control_port_chipselect;
  wire             asmi_asmi_control_port_dataavailable_from_sa;
  wire             asmi_asmi_control_port_end_xfer;
  wire             asmi_asmi_control_port_endofpacket_from_sa;
  wire             asmi_asmi_control_port_firsttransfer;
  wire             asmi_asmi_control_port_grant_vector;
  wire             asmi_asmi_control_port_in_a_read_cycle;
  wire             asmi_asmi_control_port_in_a_write_cycle;
  wire             asmi_asmi_control_port_irq_from_sa;
  wire             asmi_asmi_control_port_master_qreq_vector;
  wire             asmi_asmi_control_port_read_n;
  wire    [ 15: 0] asmi_asmi_control_port_readdata_from_sa;
  wire             asmi_asmi_control_port_readyfordata_from_sa;
  wire             asmi_asmi_control_port_reset_n;
  reg              asmi_asmi_control_port_slavearbiterlockenable;
  wire             asmi_asmi_control_port_waits_for_read;
  wire             asmi_asmi_control_port_waits_for_write;
  wire             asmi_asmi_control_port_write_n;
  wire    [ 15: 0] asmi_asmi_control_port_writedata;
  wire             cpu_0_data_master_arbiterlock;
  wire             cpu_0_data_master_continuerequest;
  wire             cpu_0_data_master_granted_asmi_asmi_control_port;
  wire             cpu_0_data_master_qualified_request_asmi_asmi_control_port;
  wire             cpu_0_data_master_read_data_valid_asmi_asmi_control_port;
  wire             cpu_0_data_master_requests_asmi_asmi_control_port;
  wire             cpu_0_data_master_saved_grant_asmi_asmi_control_port;
  reg              d1_asmi_asmi_control_port_end_xfer;
  reg              d1_reasons_to_wait;
  wire             in_a_read_cycle;
  wire             in_a_write_cycle;
  wire             wait_for_asmi_asmi_control_port_counter;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          d1_reasons_to_wait <= 0;
      else if (1)
          d1_reasons_to_wait <= ~asmi_asmi_control_port_end_xfer;
    end


  assign asmi_asmi_control_port_begins_xfer = ~d1_reasons_to_wait & ((cpu_0_data_master_qualified_request_asmi_asmi_control_port));
  //assign asmi_asmi_control_port_readdata_from_sa = asmi_asmi_control_port_readdata so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_readdata_from_sa = asmi_asmi_control_port_readdata;

  assign cpu_0_data_master_requests_asmi_asmi_control_port = ({cpu_0_data_master_address_to_slave[22 : 5] , 5'b0} == 23'h60000) & (cpu_0_data_master_read | cpu_0_data_master_write);
  //assign asmi_asmi_control_port_dataavailable_from_sa = asmi_asmi_control_port_dataavailable so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_dataavailable_from_sa = asmi_asmi_control_port_dataavailable;

  //assign asmi_asmi_control_port_readyfordata_from_sa = asmi_asmi_control_port_readyfordata so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_readyfordata_from_sa = asmi_asmi_control_port_readyfordata;

  //asmi_asmi_control_port_arb_share_counter set values, which is an e_mux
  assign asmi_asmi_control_port_arb_share_set_values = 1;

  //asmi_asmi_control_port_arb_share_counter_next_value assignment, which is an e_assign
  assign asmi_asmi_control_port_arb_share_counter_next_value = asmi_asmi_control_port_firsttransfer ? (asmi_asmi_control_port_arb_share_set_values - 1) : |asmi_asmi_control_port_arb_share_counter ? (asmi_asmi_control_port_arb_share_counter - 1) : 0;

  //asmi_asmi_control_port_allgrants all slave grants, which is an e_mux
  assign asmi_asmi_control_port_allgrants = |asmi_asmi_control_port_grant_vector;

  //asmi_asmi_control_port_end_xfer assignment, which is an e_assign
  assign asmi_asmi_control_port_end_xfer = ~(asmi_asmi_control_port_waits_for_read | asmi_asmi_control_port_waits_for_write);

  //asmi_asmi_control_port_arb_share_counter arbitration counter enable, which is an e_assign
  assign asmi_asmi_control_port_arb_counter_enable = asmi_asmi_control_port_end_xfer & asmi_asmi_control_port_allgrants;

  //asmi_asmi_control_port_arb_share_counter counter, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          asmi_asmi_control_port_arb_share_counter <= 0;
      else if (asmi_asmi_control_port_arb_counter_enable)
          asmi_asmi_control_port_arb_share_counter <= asmi_asmi_control_port_arb_share_counter_next_value;
    end


  //asmi_asmi_control_port_slavearbiterlockenable slave enables arbiterlock, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          asmi_asmi_control_port_slavearbiterlockenable <= 0;
      else if (|asmi_asmi_control_port_master_qreq_vector & asmi_asmi_control_port_end_xfer)
          asmi_asmi_control_port_slavearbiterlockenable <= |asmi_asmi_control_port_arb_share_counter_next_value;
    end


  //cpu_0/data_master asmi/asmi_control_port arbiterlock, which is an e_assign
  assign cpu_0_data_master_arbiterlock = asmi_asmi_control_port_slavearbiterlockenable & cpu_0_data_master_continuerequest;

  //asmi_asmi_control_port_any_continuerequest at least one master continues requesting, which is an e_assign
  assign asmi_asmi_control_port_any_continuerequest = 0;

  //cpu_0_data_master_continuerequest continued request, which is an e_assign
  assign cpu_0_data_master_continuerequest = 0;

  assign cpu_0_data_master_qualified_request_asmi_asmi_control_port = cpu_0_data_master_requests_asmi_asmi_control_port;
  //asmi_asmi_control_port_writedata mux, which is an e_mux
  assign asmi_asmi_control_port_writedata = cpu_0_data_master_writedata;

  //assign asmi_asmi_control_port_endofpacket_from_sa = asmi_asmi_control_port_endofpacket so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_endofpacket_from_sa = asmi_asmi_control_port_endofpacket;

  //master is always granted when requested
  assign cpu_0_data_master_granted_asmi_asmi_control_port = cpu_0_data_master_qualified_request_asmi_asmi_control_port;

  //cpu_0/data_master saved-grant asmi/asmi_control_port, which is an e_assign
  assign cpu_0_data_master_saved_grant_asmi_asmi_control_port = cpu_0_data_master_requests_asmi_asmi_control_port;

  //allow new arb cycle for asmi/asmi_control_port, which is an e_assign
  assign asmi_asmi_control_port_allow_new_arb_cycle = 1;

  //placeholder chosen master
  assign asmi_asmi_control_port_grant_vector = 1;

  //placeholder vector of master qualified-requests
  assign asmi_asmi_control_port_master_qreq_vector = 1;

  //asmi_asmi_control_port_reset_n assignment, which is an e_assign
  assign asmi_asmi_control_port_reset_n = reset_n;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品亚洲综合一区在线观看| 夜夜嗨av一区二区三区网页| 亚瑟在线精品视频| 成人免费高清在线| 日韩精品一区二区三区在线| 亚洲一区二区五区| www..com久久爱| 精品日韩成人av| 亚洲国产精品综合小说图片区| 国产白丝精品91爽爽久久| 日韩一区二区三免费高清| 亚洲视频每日更新| 欧美男男青年gay1069videost| 欧美国产亚洲另类动漫| 蜜桃视频第一区免费观看| 欧美日韩精品福利| 亚洲区小说区图片区qvod| 高清国产一区二区三区| 26uuu精品一区二区在线观看| 日韩国产一二三区| 欧美视频第二页| 亚洲六月丁香色婷婷综合久久| 成人网在线播放| 久久九九久久九九| 久久99国产精品久久| 欧美顶级少妇做爰| 亚洲一级二级在线| 色婷婷综合激情| 日韩美女精品在线| 成人精品视频.| 国产婷婷一区二区| 国产一区二区三区久久悠悠色av| 日韩欧美不卡在线观看视频| 日本中文在线一区| 欧美一区二区三区免费观看视频| 午夜精品在线看| 欧美日韩国产成人在线免费| 亚洲福利一区二区| 欧美日本韩国一区二区三区视频 | 2021中文字幕一区亚洲| 蜜桃视频在线一区| 日韩欧美一级片| 狠狠色丁香九九婷婷综合五月| 日韩视频在线你懂得| 免费久久精品视频| 日韩视频免费直播| 国产自产高清不卡| 久久综合成人精品亚洲另类欧美| 黑人巨大精品欧美黑白配亚洲| 欧美mv日韩mv国产网站app| 久久综合精品国产一区二区三区| 久久av资源站| 国产喂奶挤奶一区二区三区| 国产精品亚洲第一| 国产精品美女久久久久久久久久久| 成人av动漫网站| 亚洲欧美另类综合偷拍| 欧洲日韩一区二区三区| 亚洲成人在线观看视频| 777xxx欧美| 久久不见久久见免费视频7| 久久久精品人体av艺术| 成人免费视频caoporn| 亚洲视频在线一区二区| 欧美视频一区二区在线观看| 日韩二区三区四区| 337p粉嫩大胆色噜噜噜噜亚洲| 国产·精品毛片| 亚洲精品第一国产综合野| 欧美日韩国产美| 麻豆国产精品官网| 国产精品日产欧美久久久久| 在线视频中文字幕一区二区| 日韩二区在线观看| 国产日韩欧美不卡| 在线国产亚洲欧美| 美女视频一区在线观看| 国产日韩影视精品| 欧洲一区二区三区免费视频| 蜜臀精品一区二区三区在线观看| 久久精品夜夜夜夜久久| 色综合色狠狠综合色| 奇米亚洲午夜久久精品| 国产亚洲综合av| 欧美午夜片在线看| 久久超碰97人人做人人爱| 国产精品人人做人人爽人人添| 在线观看视频91| 久久99精品久久久| 亚洲免费高清视频在线| 日韩一级免费观看| 成人国产在线观看| 石原莉奈在线亚洲二区| 国产精品素人一区二区| 欧美日韩一卡二卡三卡| 国产精品69久久久久水密桃| 亚洲一区二区三区中文字幕| 久久五月婷婷丁香社区| 在线视频欧美精品| 国产精品资源在线观看| 亚洲永久免费av| 久久久久久久电影| 91久久奴性调教| 国产乱淫av一区二区三区| 亚洲小说春色综合另类电影| www国产精品av| 欧美日韩免费在线视频| 国产sm精品调教视频网站| 亚洲成人av在线电影| 国产精品网友自拍| 欧美一级一级性生活免费录像| av男人天堂一区| 国产一区二区三区免费播放| 亚洲成人av电影在线| 国产精品久久久久久久午夜片| 欧美高清dvd| 91福利在线观看| 国产v日产∨综合v精品视频| 麻豆视频观看网址久久| 一区二区三区国产精华| 国产精品麻豆一区二区| 日韩欧美专区在线| 欧美日韩在线观看一区二区| eeuss鲁片一区二区三区在线看 | 国产嫩草影院久久久久| 56国语精品自产拍在线观看| 色综合激情五月| 成人午夜免费电影| 精品无人码麻豆乱码1区2区 | 一区二区三区中文字幕精品精品| 久久久久久久久久久久久女国产乱| 欧美美女一区二区在线观看| 一本一本大道香蕉久在线精品 | 国产精品一区二区视频| 美国av一区二区| 日韩在线a电影| 亚洲午夜在线视频| 亚洲欧美电影一区二区| 国产精品麻豆视频| 国产片一区二区三区| 精品国产sm最大网站免费看| 欧美一区二区视频免费观看| 欧美色图第一页| 日本高清不卡视频| 91蜜桃传媒精品久久久一区二区| 成人一级片网址| 国产精品影视在线| 韩国av一区二区| 精品一区二区综合| 麻豆视频观看网址久久| 美女www一区二区| 麻豆国产精品官网| 蜜桃久久久久久久| 久久黄色级2电影| 久久精品国产**网站演员| 青青草国产成人99久久| 另类小说一区二区三区| 激情亚洲综合在线| 精品一区二区av| 极品瑜伽女神91| 国产成人无遮挡在线视频| 国产69精品久久久久毛片| 粉嫩av亚洲一区二区图片| 成人精品视频.| 色婷婷综合在线| 91福利精品第一导航| 欧美日韩在线亚洲一区蜜芽| 欧美福利一区二区| 欧美成人一区二区三区在线观看| 日韩视频在线观看一区二区| 欧美大白屁股肥臀xxxxxx| 精品成人a区在线观看| 久久久蜜桃精品| 亚洲欧洲另类国产综合| 亚洲男人的天堂av| 亚洲成人三级小说| 日本视频免费一区| 国产九九视频一区二区三区| 粉嫩一区二区三区性色av| www.欧美日韩| 欧美色综合影院| 日韩欧美国产一区二区在线播放| 欧美一区二区三区播放老司机| 极品美女销魂一区二区三区| 国产91在线看| 成人精品高清在线| 在线精品视频一区二区三四| 欧美一区二区三区视频| 精品国产一区二区三区久久影院| 国产欧美日韩在线| 国产欧美视频在线观看| 亚洲视频每日更新| 免费成人结看片| 国产综合成人久久大片91| 99re成人精品视频| 色偷偷88欧美精品久久久| 51精品视频一区二区三区| 久久久精品天堂| 狂野欧美性猛交blacked| 丁香婷婷综合激情五月色|