亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? jtag_uart_0.v

?? sopc開(kāi)發(fā)板標(biāo)準(zhǔn)NIOSII模塊
?? V
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_0_log_module (
                                // inputs:
                                 clk,
                                 data,
                                 strobe,
                                 valid
                              );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/altera/kits/nios2/components/SmartSOPC_Board_Cyclone_1C6/system/SmartSOPC_Board_Cyclone_1C6_sim/jtag_uart_0_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_sim_scfifo_w (
                                  // inputs:
                                   clk,
                                   fifo_wdata,
                                   fifo_wr,

                                  // outputs:
                                   fifo_FF,
                                   r_dat,
                                   wfifo_empty,
                                   wfifo_used
                                );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_log, which is an e_log
  jtag_uart_0_log_module jtag_uart_0_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {6{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_scfifo_w (
                              // inputs:
                               clk,
                               fifo_wdata,
                               fifo_wr,
                               rd_wfifo,

                              // outputs:
                               fifo_FF,
                               r_dat,
                               wfifo_empty,
                               wfifo_used
                            );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_0_sim_scfifo_w the_jtag_uart_0_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 64,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 6,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "OFF";
//
//synthesis read_comments_as_HDL off


endmodule


module jtag_uart_0_drom_module (
                                 // inputs:
                                  clk,
                                  incr_addr,
                                  reset_n,

                                 // outputs:
                                  new_rom,
                                  num_bytes,
                                  q,
                                  safe
                               );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/altera/kits/nios2/components/SmartSOPC_Board_Cyclone_1C6/system/SmartSOPC_Board_Cyclone_1C6_sim/jtag_uart_0_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/altera/kits/nios2/components/SmartSOPC_Board_Cyclone_1C6/system/SmartSOPC_Board_Cyclone_1C6_sim/jtag_uart_0_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("C:/altera/kits/nios2/components/SmartSOPC_Board_Cyclone_1C6/system/SmartSOPC_Board_Cyclone_1C6_sim/jtag_uart_0_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_sim_scfifo_r (
                                  // inputs:
                                   clk,
                                   fifo_rd,
                                   rst_n,

                                  // outputs:
                                   fifo_EF,
                                   fifo_rdata,
                                   rfifo_full,
                                   rfifo_used
                                );

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  5: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  6: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  5: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_drom, which is an e_drom
  jtag_uart_0_drom_module jtag_uart_0_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕一区av| 亚洲欧洲日韩女同| 国产精品18久久久久久久久| 欧美成人一区二区三区在线观看| 奇米777欧美一区二区| 欧美剧在线免费观看网站| 久久99精品国产麻豆不卡| 国产精品黄色在线观看| 性做久久久久久免费观看| 欧美精品一区二区三区一线天视频| 亚洲一区二区在线观看视频| 精品1区2区3区| 另类专区欧美蜜桃臀第一页| 国产亚洲综合av| 欧美日韩久久一区二区| 成人黄页毛片网站| 国产麻豆成人传媒免费观看| 一区二区三区精品久久久| 久久精品视频一区二区三区| 一本色道a无线码一区v| 精品亚洲欧美一区| 亚欧色一区w666天堂| 自拍av一区二区三区| 久久综合狠狠综合久久综合88| 欧美午夜一区二区三区免费大片| 成人午夜激情影院| 99视频超级精品| 不卡的电影网站| av中文字幕在线不卡| 国产精品美女久久久久久久久 | 国产一区视频网站| 性做久久久久久久免费看| 亚洲丰满少妇videoshd| 亚洲男人的天堂网| 亚洲天堂免费看| 亚洲色图视频网| 一区二区三区丝袜| 五月婷婷综合激情| 一区二区三区在线观看欧美 | 欧美大片日本大片免费观看| 欧美日韩免费观看一区三区| 337p亚洲精品色噜噜狠狠| 91精彩视频在线| 日韩欧美久久久| 久久日韩精品一区二区五区| 中文字幕av不卡| 日韩一区精品字幕| 成人黄色在线视频| 日韩欧美你懂的| 亚洲日本va午夜在线电影| 日本sm残虐另类| 91日韩一区二区三区| 91精品国产综合久久小美女| 精品国产a毛片| 亚洲六月丁香色婷婷综合久久 | 在线免费观看日韩欧美| 日韩精品一区二区三区老鸭窝| 国产日产欧美一区二区三区| 亚洲一区二区精品3399| 成人精品一区二区三区四区| 色哟哟国产精品免费观看| 在线播放/欧美激情| 亚洲线精品一区二区三区| 欧美在线|欧美| 中文字幕免费不卡| 精品在线观看免费| 精品福利一二区| 毛片av一区二区| 欧美高清激情brazzers| 午夜日韩在线电影| 欧美精品1区2区3区| 日日嗨av一区二区三区四区| 在线观看欧美日本| 亚洲欧美日韩精品久久久久| 97成人超碰视| 亚洲一区二区精品久久av| 欧洲在线/亚洲| 天天影视涩香欲综合网| 欧美亚洲国产bt| 国产资源在线一区| 国产欧美日韩综合| 欧美在线free| 热久久免费视频| 欧美国产综合一区二区| 色哟哟国产精品| 美女国产一区二区| 欧美激情综合五月色丁香| 国产精品一区二区在线播放 | 亚洲va欧美va国产va天堂影院| 日韩欧美成人午夜| 久久国产精品一区二区| 亚洲欧美国产三级| 欧美一区二区三区人| 99精品在线观看视频| 蜜臀久久99精品久久久久久9| 国产日韩欧美激情| 在线观看欧美黄色| 国产麻豆91精品| 一区二区高清在线| 亚洲色图制服丝袜| 国产蜜臀av在线一区二区三区| 337p亚洲精品色噜噜| 色综合色狠狠天天综合色| 久久99国产精品免费| 日韩精品久久理论片| 亚洲三级在线看| ...av二区三区久久精品| 久久久激情视频| 久久久美女毛片| 久久久影视传媒| 欧美国产日韩一二三区| 日韩一级二级三级精品视频| 在线观看网站黄不卡| 91免费国产在线| 精品视频在线免费观看| 中文字幕在线不卡一区| 国产一区在线视频| 亚洲成人中文在线| 亚洲线精品一区二区三区| 亚洲天堂免费看| 国产精品视频九色porn| 亚洲国产经典视频| 久久久99精品久久| 国产无一区二区| 国产日韩欧美不卡在线| 激情综合网av| 国产一区在线看| 国内精品不卡在线| 成人黄色在线视频| 色国产精品一区在线观看| 一本大道久久a久久综合| 成人午夜激情视频| 国模娜娜一区二区三区| 国产精品996| 9i在线看片成人免费| 波多野结衣中文字幕一区 | 欧美videos中文字幕| 欧美一二三在线| 欧美mv日韩mv亚洲| 久久久蜜臀国产一区二区| 国产亚洲人成网站| 国产精品看片你懂得| 一区二区三区欧美| 日韩影视精彩在线| 东方aⅴ免费观看久久av| 色噜噜偷拍精品综合在线| 91精品国产乱| 欧美激情中文不卡| 亚洲一二三四在线观看| 日本成人在线不卡视频| 国产99精品视频| 欧美区视频在线观看| 国产亚洲综合性久久久影院| 亚洲一区二区三区国产| 国产中文字幕精品| 欧美色综合网站| www国产成人| 亚洲国产综合视频在线观看| 国产一区欧美日韩| 精品视频在线看| 久久久国产一区二区三区四区小说| 综合在线观看色| 麻豆极品一区二区三区| 色综合欧美在线视频区| 精品99999| 日韩av中文字幕一区二区| 97久久久精品综合88久久| 日韩欧美一区二区在线视频| 亚洲色欲色欲www在线观看| 久久99精品国产麻豆婷婷| 欧美三级日韩三级| 中文字幕一区二区日韩精品绯色| 婷婷激情综合网| 91在线看国产| 日韩欧美不卡在线观看视频| 中文字幕中文字幕中文字幕亚洲无线| 天堂蜜桃一区二区三区| 91麻豆国产精品久久| 国产亚洲欧洲997久久综合| 天堂精品中文字幕在线| 91麻豆成人久久精品二区三区| 日韩欧美国产成人一区二区| 亚洲一区视频在线观看视频| 国产99久久久国产精品免费看| 日韩欧美一二三区| 亚洲国产精品久久艾草纯爱| 91亚洲永久精品| 中文字幕一区二区三区乱码在线| 国产精品亚洲成人| 欧美电影免费观看高清完整版 | 国内精品伊人久久久久av影院| 91成人在线观看喷潮| 综合自拍亚洲综合图不卡区| 国产乱码一区二区三区| 精品女同一区二区| 九九九久久久精品| 精品裸体舞一区二区三区| 美女一区二区三区| 91精品国产一区二区人妖| 亚洲va欧美va国产va天堂影院|