亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? s3c4510b.h

?? 基于華恒2410板子的uboot代碼
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线免费不卡电影| 中文字幕一区二区三区四区不卡 | 亚洲小说欧美激情另类| 奇米在线7777在线精品| 91在线高清观看| 久久免费视频一区| 日韩国产欧美视频| 91亚洲精品一区二区乱码| 2024国产精品视频| 日韩成人免费看| 欧洲亚洲精品在线| 自拍偷拍国产亚洲| 岛国av在线一区| 精品成人一区二区三区四区| 亚洲国产精品久久久男人的天堂| 成人中文字幕电影| 国产片一区二区| 黄页视频在线91| 欧美电影免费观看完整版| 午夜精品视频一区| 欧美三级中文字| 午夜欧美一区二区三区在线播放| www.久久久久久久久| 亚洲国产成人一区二区三区| 国产激情偷乱视频一区二区三区| 日韩一级片网址| 日韩电影在线观看网站| 在线综合+亚洲+欧美中文字幕| 尤物在线观看一区| 欧美吞精做爰啪啪高潮| 亚洲综合色区另类av| 色呦呦网站一区| 一片黄亚洲嫩模| 欧美精品在线一区二区| 国产欧美日本一区视频| 国内精品写真在线观看| 91精品欧美久久久久久动漫 | 欧美在线视频日韩| 一区二区三区高清| 在线一区二区视频| 亚洲一卡二卡三卡四卡五卡| 欧美日韩国产成人在线91| 亚洲午夜久久久久久久久电影网| 欧美精品一卡两卡| 国内一区二区在线| 欧美高清在线视频| 日本韩国欧美三级| 日韩—二三区免费观看av| 欧美成人一区二区| 成人黄色在线视频| 夜夜操天天操亚洲| 欧美成人福利视频| www.一区二区| 亚洲va天堂va国产va久| 26uuu国产在线精品一区二区| 成人影视亚洲图片在线| 亚洲综合图片区| 欧美va亚洲va| 91麻豆免费观看| 日韩精品久久理论片| 国产欧美日韩另类一区| 色婷婷久久一区二区三区麻豆| 日韩和欧美的一区| 国产精品久久久久永久免费观看| 在线观看不卡一区| 国产麻豆精品在线| 亚洲一二三四在线| 久久精品亚洲麻豆av一区二区 | 亚洲日本va午夜在线影院| 99久久精品免费| 亚洲第一久久影院| 久久九九影视网| 欧美色老头old∨ideo| 国产乱子伦一区二区三区国色天香| 国产精品久久久久影院| 欧美精品第1页| 不卡电影一区二区三区| 日韩中文欧美在线| 综合久久国产九一剧情麻豆| 日韩欧美激情四射| 在线中文字幕一区二区| 国产成人精品免费网站| 日韩国产欧美在线视频| 专区另类欧美日韩| 久久久久久一二三区| 欧美日韩电影在线播放| 99国产精品久久| 国产精品一区二区91| 日本91福利区| 亚洲午夜免费电影| 亚洲免费观看高清完整版在线观看熊| 欧美mv和日韩mv国产网站| 精品视频1区2区| 色婷婷av一区二区三区大白胸 | 免费成人在线观看视频| 亚洲欧洲美洲综合色网| 欧美大片拔萝卜| 538在线一区二区精品国产| 色妞www精品视频| 成人福利在线看| 粉嫩绯色av一区二区在线观看| 免费亚洲电影在线| 日韩专区欧美专区| 天堂资源在线中文精品| 亚洲综合精品自拍| 一区二区成人在线| 亚洲一区二区三区中文字幕| 中文字幕一区三区| 国产精品国产自产拍高清av| 国产女主播一区| 国产精品色一区二区三区| 国产日韩精品一区二区三区在线| 精品国产乱码91久久久久久网站| 91精品国产一区二区人妖| 91麻豆精品久久久久蜜臀| 91麻豆精品久久久久蜜臀| 欧美日韩免费一区二区三区视频| 欧美三电影在线| 欧美军同video69gay| 欧美日韩在线播| 欧美日本不卡视频| 欧美一卡二卡在线| 久久免费视频色| 欧美韩国日本综合| 亚洲欧美综合另类在线卡通| 日韩美女视频一区二区| 一区二区在线免费| 亚洲第一成人在线| 美女视频一区二区| 国产精品2024| 99精品视频在线观看免费| 一本大道综合伊人精品热热| 欧美人牲a欧美精品| 精品国产制服丝袜高跟| 日本一区二区久久| 亚洲观看高清完整版在线观看| 蜜臀精品久久久久久蜜臀 | 久久精品综合网| 中文字幕乱码日本亚洲一区二区| 中文字幕一区二区三区在线不卡| 亚洲免费大片在线观看| 蜜臀av在线播放一区二区三区| 国产精品一区二区无线| 色婷婷一区二区| 精品久久一区二区三区| 1000部国产精品成人观看| 日韩影院免费视频| 成人av资源下载| 91精品国产综合久久久蜜臀粉嫩 | 日韩一区二区在线看片| 久久久久一区二区三区四区| 亚洲精选免费视频| 精品在线播放免费| 在线视频一区二区三区| 精品国产一区二区精华| 亚洲精品成人悠悠色影视| 久久99精品久久久| 欧美系列一区二区| 国产女主播视频一区二区| 日韩高清中文字幕一区| 99国产精品国产精品毛片| 精品国产乱码久久久久久免费| 亚洲精品一二三区| 国产91精品久久久久久久网曝门| 91麻豆精品国产| 亚洲婷婷综合久久一本伊一区| 轻轻草成人在线| 色综合久久久久网| 久久久蜜桃精品| 男人的天堂亚洲一区| 色菇凉天天综合网| 久久综合九色综合97婷婷| 天天影视色香欲综合网老头| 99精品欧美一区| 国产性天天综合网| 美女视频一区二区| 91麻豆精品国产自产在线观看一区 | 国产日韩欧美麻豆| 久久国产欧美日韩精品| 欧美日韩久久久久久| 一卡二卡欧美日韩| 91日韩精品一区| 国产精品欧美一级免费| 国产麻豆日韩欧美久久| 2020国产精品| 捆绑调教一区二区三区| 欧美日韩久久久久久| 亚洲成a人片在线不卡一二三区| 91女神在线视频| 成人欧美一区二区三区白人| 国产福利91精品| 国产日韩欧美不卡在线| 国产大片一区二区| 国产三级精品三级在线专区| 国产福利一区二区三区视频| 久久综合视频网| 懂色av噜噜一区二区三区av| 久久精品一区蜜桃臀影院| 国产高清亚洲一区| 欧美国产视频在线|