亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? netarm_ser_module.h

?? 基于華恒2410板子的uboot代碼
?? H
字號:
/* * linux/include/asm-arm/arch-netarm/netarm_ser_module.h * * Copyright (C) 2000 NETsilicon, Inc. * Copyright (C) 2000 Red Hat, Inc. * * This software is copyrighted by Red Hat. LICENSEE agrees that * it will not delete this copyright notice, trademarks or protective * notices from any copy made by LICENSEE. * * This software is provided "AS-IS" and any express or implied * warranties or conditions, including but not limited to any * implied warranties of merchantability and fitness for a particular * purpose regarding this software. In no event shall Red Hat * be liable for any indirect, consequential, or incidental damages, * loss of profits or revenue, loss of use or data, or interruption * of business, whether the alleged damages are labeled in contract, * tort, or indemnity. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. * * author(s) : Joe deBlaquiere *             Clark Williams */#ifndef __NETARM_SER_MODULE_REGISTERS_H#define __NETARM_SER_MODULE_REGISTERS_H#ifndef	__ASSEMBLER__/* (--sub)#include "types.h" *//* serial channel control structure */typedef struct {  u32	ctrl_a;  u32	ctrl_b;  u32	status_a;  u32	bitrate;  u32	fifo;  u32	rx_buf_timer;  u32	rx_char_timer;  u32	rx_match;  u32	rx_match_mask;  u32	ctrl_c;  u32	status_b;  u32	status_c;  u32	fifo_last;  u32	unused[3];} netarm_serial_channel_t;#endif/* SER unit register offsets *//* #ifdef CONFIG_ARCH_NETARM */#define	NETARM_SER_MODULE_BASE		(0xFFD00000)/* #else *//* extern serial_channel_t netarm_dummy_registers[]; *//* #define NETARM_SER_MODULE_BASE		(netarm_dummy_registers) *//* #ifndef NETARM_XTAL_FREQ *//* #define NETARM_XTAL_FREQ                18432000 *//* #endif *//* #endif *//* calculate the sysclk value from the pll setting */#define	NETARM_PLLED_SYSCLK_FREQ	(( NETARM_XTAL_FREQ / 5 ) * \					 ( NETARM_PLL_COUNT_VAL + 3 ))#define get_serial_channel(c) (&(((netarm_serial_channel_t *)NETARM_SER_MODULE_BASE)[c]))#define	NETARM_SER_CH1_CTRL_A		(0x00)#define	NETARM_SER_CH1_CTRL_B		(0x04)#define	NETARM_SER_CH1_STATUS_A		(0x08)#define	NETARM_SER_CH1_BITRATE		(0x0C)#define	NETARM_SER_CH1_FIFO		(0x10)#define	NETARM_SER_CH1_RX_BUF_TMR	(0x14)#define	NETARM_SER_CH1_RX_CHAR_TMR	(0x18)#define	NETARM_SER_CH1_RX_MATCH		(0x1c)#define	NETARM_SER_CH1_RX_MATCH_MASK	(0x20)#define	NETARM_SER_CH1_CTRL_C		(0x24)#define	NETARM_SER_CH1_STATUS_B		(0x28)#define	NETARM_SER_CH1_STATUS_C		(0x2c)#define	NETARM_SER_CH1_FIFO_LAST	(0x30)#define	NETARM_SER_CH2_CTRL_A		(0x40)#define	NETARM_SER_CH2_CTRL_B		(0x44)#define	NETARM_SER_CH2_STATUS_A		(0x48)#define	NETARM_SER_CH2_BITRATE		(0x4C)#define	NETARM_SER_CH2_FIFO		(0x50)#define	NETARM_SER_CH2_RX_BUF_TMR	(0x54)#define	NETARM_SER_CH2_RX_CHAR_TMR	(0x58)#define	NETARM_SER_CH2_RX_MATCH		(0x5c)#define	NETARM_SER_CH2_RX_MATCH_MASK	(0x60)#define	NETARM_SER_CH2_CTRL_C		(0x64)#define	NETARM_SER_CH2_STATUS_B		(0x68)#define	NETARM_SER_CH2_STATUS_C		(0x6c)#define	NETARM_SER_CH2_FIFO_LAST	(0x70)/* select bitfield defintions *//* Control Register A */#define	NETARM_SER_CTLA_ENABLE		(0x80000000)#define	NETARM_SER_CTLA_BRK		(0x40000000)#define	NETARM_SER_CTLA_STICKP		(0x20000000)#define	NETARM_SER_CTLA_P_EVEN		(0x18000000)#define	NETARM_SER_CTLA_P_ODD		(0x08000000)#define	NETARM_SER_CTLA_P_NONE		(0x00000000)/* if you read the errata, you will find that the STOP bits don't work right */#define	NETARM_SER_CTLA_2STOP		(0x00000000)#define	NETARM_SER_CTLA_3STOP		(0x04000000)#define	NETARM_SER_CTLA_5BITS		(0x00000000)#define	NETARM_SER_CTLA_6BITS		(0x01000000)#define	NETARM_SER_CTLA_7BITS		(0x02000000)#define	NETARM_SER_CTLA_8BITS		(0x03000000)#define	NETARM_SER_CTLA_CTSTX		(0x00800000)#define	NETARM_SER_CTLA_RTSRX		(0x00400000)#define	NETARM_SER_CTLA_LOOP_REM	(0x00200000)#define	NETARM_SER_CTLA_LOOP_LOC	(0x00100000)#define	NETARM_SER_CTLA_GPIO2		(0x00080000)#define	NETARM_SER_CTLA_GPIO1		(0x00040000)#define	NETARM_SER_CTLA_DTR_EN		(0x00020000)#define	NETARM_SER_CTLA_RTS_EN		(0x00010000)#define	NETARM_SER_CTLA_IE_RX_BRK	(0x00008000)#define	NETARM_SER_CTLA_IE_RX_FRMERR	(0x00004000)#define	NETARM_SER_CTLA_IE_RX_PARERR	(0x00002000)#define	NETARM_SER_CTLA_IE_RX_OVERRUN	(0x00001000)#define	NETARM_SER_CTLA_IE_RX_RDY	(0x00000800)#define	NETARM_SER_CTLA_IE_RX_HALF	(0x00000400)#define	NETARM_SER_CTLA_IE_RX_FULL	(0x00000200)#define	NETARM_SER_CTLA_IE_RX_DMAEN	(0x00000100)#define	NETARM_SER_CTLA_IE_RX_DCD	(0x00000080)#define	NETARM_SER_CTLA_IE_RX_RI	(0x00000040)#define	NETARM_SER_CTLA_IE_RX_DSR	(0x00000020)#define NETARM_SER_CTLA_IE_RX_ALL	(NETARM_SER_CTLA_IE_RX_BRK \					|NETARM_SER_CTLA_IE_RX_FRMERR \					|NETARM_SER_CTLA_IE_RX_PARERR \					|NETARM_SER_CTLA_IE_RX_OVERRUN \					|NETARM_SER_CTLA_IE_RX_RDY \					|NETARM_SER_CTLA_IE_RX_HALF \					|NETARM_SER_CTLA_IE_RX_FULL \					|NETARM_SER_CTLA_IE_RX_DMAEN \					|NETARM_SER_CTLA_IE_RX_DCD \					|NETARM_SER_CTLA_IE_RX_RI \					|NETARM_SER_CTLA_IE_RX_DSR)#define	NETARM_SER_CTLA_IE_TX_CTS	(0x00000010)#define	NETARM_SER_CTLA_IE_TX_EMPTY	(0x00000008)#define	NETARM_SER_CTLA_IE_TX_HALF	(0x00000004)#define	NETARM_SER_CTLA_IE_TX_FULL	(0x00000002)#define	NETARM_SER_CTLA_IE_TX_DMAEN	(0x00000001)#define NETARM_SER_CTLA_IE_TX_ALL	(NETARM_SER_CTLA_IE_TX_CTS \					|NETARM_SER_CTLA_IE_TX_EMPTY \					|NETARM_SER_CTLA_IE_TX_HALF \					|NETARM_SER_CTLA_IE_TX_FULL \					|NETARM_SER_CTLA_IE_TX_DMAEN)/* Control Register B */#define	NETARM_SER_CTLB_MATCH1_EN	(0x80000000)#define	NETARM_SER_CTLB_MATCH2_EN	(0x40000000)#define	NETARM_SER_CTLB_MATCH3_EN	(0x20000000)#define	NETARM_SER_CTLB_MATCH4_EN	(0x10000000)#define	NETARM_SER_CTLB_RBGT_EN		(0x08000000)#define	NETARM_SER_CTLB_RCGT_EN		(0x04000000)#define	NETARM_SER_CTLB_UART_MODE	(0x00000000)#define	NETARM_SER_CTLB_HDLC_MODE	(0x00100000)#define	NETARM_SER_CTLB_SPI_MAS_MODE	(0x00200000)#define	NETARM_SER_CTLB_SPI_SLV_MODE	(0x00300000)#define	NETARM_SER_CTLB_REV_BIT_ORDER	(0x00080000)#define	NETARM_SER_CTLB_MAM1		(0x00040000)#define	NETARM_SER_CTLB_MAM2		(0x00020000)/* Status Register A */#define	NETARM_SER_STATA_MATCH1		(0x80000000)#define	NETARM_SER_STATA_MATCH2		(0x40000000)#define	NETARM_SER_STATA_MATCH3		(0x20000000)#define	NETARM_SER_STATA_MATCH4		(0x10000000)#define	NETARM_SER_STATA_BGAP		(0x80000000)#define	NETARM_SER_STATA_CGAP		(0x40000000)#define	NETARM_SER_STATA_RX_1B		(0x00100000)#define	NETARM_SER_STATA_RX_2B		(0x00200000)#define	NETARM_SER_STATA_RX_3B		(0x00300000)#define	NETARM_SER_STATA_RX_4B		(0x00000000)/* downshifted values */#define	NETARM_SER_STATA_RXFDB_1BYTES	(0x001)#define	NETARM_SER_STATA_RXFDB_2BYTES	(0x002)#define	NETARM_SER_STATA_RXFDB_3BYTES	(0x003)#define	NETARM_SER_STATA_RXFDB_4BYTES	(0x000)#define	NETARM_SER_STATA_RXFDB_MASK	(0x00300000)#define	NETARM_SER_STATA_RXFDB(x)	(((x) & NETARM_SER_STATA_RXFDB_MASK) \					 >> 20)#define	NETARM_SER_STATA_DCD		(0x00080000)#define	NETARM_SER_STATA_RI		(0x00040000)#define	NETARM_SER_STATA_DSR		(0x00020000)#define	NETARM_SER_STATA_CTS		(0x00010000)#define	NETARM_SER_STATA_RX_BRK		(0x00008000)#define	NETARM_SER_STATA_RX_FRMERR	(0x00004000)#define	NETARM_SER_STATA_RX_PARERR	(0x00002000)#define	NETARM_SER_STATA_RX_OVERRUN	(0x00001000)#define	NETARM_SER_STATA_RX_RDY		(0x00000800)#define	NETARM_SER_STATA_RX_HALF	(0x00000400)#define	NETARM_SER_STATA_RX_CLOSED	(0x00000200)#define	NETARM_SER_STATA_RX_FULL	(0x00000100)#define	NETARM_SER_STATA_RX_DCD		(0x00000080)#define	NETARM_SER_STATA_RX_RI		(0x00000040)#define	NETARM_SER_STATA_RX_DSR		(0x00000020)#define	NETARM_SER_STATA_TX_CTS		(0x00000010)#define	NETARM_SER_STATA_TX_RDY		(0x00000008)#define	NETARM_SER_STATA_TX_HALF	(0x00000004)#define	NETARM_SER_STATA_TX_FULL	(0x00000002)#define	NETARM_SER_STATA_TX_DMAEN	(0x00000001)/* you have to clear all receive signals to get the fifo to move forward */#define NETARM_SER_STATA_CLR_ALL	(NETARM_SER_STATA_RX_BRK | \					 NETARM_SER_STATA_RX_FRMERR | \					 NETARM_SER_STATA_RX_PARERR | \					 NETARM_SER_STATA_RX_OVERRUN | \					 NETARM_SER_STATA_RX_HALF | \					 NETARM_SER_STATA_RX_CLOSED | \					 NETARM_SER_STATA_RX_FULL | \					 NETARM_SER_STATA_RX_DCD | \					 NETARM_SER_STATA_RX_RI | \					 NETARM_SER_STATA_RX_DSR | \					 NETARM_SER_STATA_TX_CTS )/* Bit Rate Registers */#define	NETARM_SER_BR_EN		(0x80000000)#define	NETARM_SER_BR_TMODE		(0x40000000)#define	NETARM_SER_BR_RX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_RX_CLK_EXT	(0x20000000)#define	NETARM_SER_BR_TX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_TX_CLK_EXT	(0x10000000)#define	NETARM_SER_BR_RX_CLK_DRV	(0x08000000)#define	NETARM_SER_BR_TX_CLK_DRV	(0x04000000)#define	NETARM_SER_BR_CLK_EXT_5		(0x00000000)#define	NETARM_SER_BR_CLK_SYSTEM	(0x01000000)#define	NETARM_SER_BR_CLK_OUT1A		(0x02000000)#define	NETARM_SER_BR_CLK_OUT2A		(0x03000000)#define	NETARM_SER_BR_TX_CLK_INV	(0x00800000)#define	NETARM_SER_BR_RX_CLK_INV	(0x00400000)/* complete settings assuming system clock input is 18MHz */#define	NETARM_SER_BR_MASK		(0x000007FF)/* bit rate determined from equation Fbr = Fxtal / [ 10 * ( N + 1 ) ] *//* from section 7.5.4 of HW Ref Guide *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_EXT_5 | 		\				  ( ( ( ( NETARM_XTAL_FREQ / 		\				          ( x * 10 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )/*#else#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_SYSTEM | 		\				  ( ( ( ( NETARM_PLLED_SYSCLK_FREQ / 		\				          ( x * 2 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )#endif*//* Receive Buffer Gap Timer */#define	NETARM_SER_RX_GAP_TIMER_EN	(0x80000000)#define	NETARM_SER_RX_GAP_MASK		(0x00003FFF)/* rx gap is a function of bit rate x *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )/*#else#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |			\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 			\			              NETARM_SER_RX_GAP_MASK ) )#endif*/#if 0#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#endif#define MIN_BAUD_RATE        600#define MAX_BAUD_RATE     115200/* the default BAUD rate for the BOOTLOADER, there is a separate *//* setting in the serial driver <arch/armnommu/drivers/char/serial-netarm.h> */#define DEFAULT_BAUD_RATE 9600#define NETARM_SER_FIFO_SIZE 32#define MIN_GAP 0#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
美国av一区二区| 洋洋成人永久网站入口| 国产精品的网站| 亚洲另类中文字| 免费欧美高清视频| www.色综合.com| 一本色道**综合亚洲精品蜜桃冫| 欧美丝袜丝交足nylons图片| 欧美日韩黄色一区二区| 91麻豆精品国产91久久久久久久久| 日韩精品一区二区三区老鸭窝 | 日韩一区精品字幕| 国产在线精品一区二区三区不卡 | 欧美性色黄大片| 男男gaygay亚洲| 亚洲黄网站在线观看| 国产精品女上位| 亚洲成在人线在线播放| 国产成人综合自拍| 日韩精品一区二区在线| 一卡二卡欧美日韩| 99视频在线精品| 国产亚洲精品超碰| 久久精品国产亚洲高清剧情介绍| 91蝌蚪porny九色| 最新国产の精品合集bt伙计| 国产一区二区三区黄视频| 欧美美女bb生活片| 一区二区三区视频在线看| 99国产一区二区三精品乱码| 国产精品天干天干在线综合| 久久99国产精品久久99果冻传媒| 欧美日韩高清一区二区不卡| 亚洲精品五月天| 在线观看亚洲成人| 精品久久人人做人人爽| 日本一区二区三区国色天香| 亚洲人xxxx| 东方欧美亚洲色图在线| 日韩一区二区三免费高清| 亚洲日本护士毛茸茸| 国产高清久久久| 欧美二区在线观看| 亚洲欧美另类久久久精品| 日韩av中文在线观看| 欧美另类z0zxhd电影| 国产精品一区在线| 亚洲激情男女视频| 国产91精品一区二区麻豆网站| 97久久久精品综合88久久| 国产精品日日摸夜夜摸av| 国产精品乡下勾搭老头1| 国产成a人无v码亚洲福利| 日韩免费高清av| 丝袜美腿亚洲色图| 成人av电影在线| 欧美一区二区视频观看视频 | 国产电影精品久久禁18| 亚洲欧美视频一区| 91精品国产综合久久精品app| 精品人伦一区二区色婷婷| 国产精品久线在线观看| 精品伊人久久久久7777人| 欧美一二三四在线| 国产一区二区三区久久悠悠色av| 在线播放一区二区三区| 偷拍自拍另类欧美| 欧美日韩性生活| 亚洲国产精品久久人人爱蜜臀| 欧美亚洲图片小说| 亚洲国产精品视频| 日韩精品中文字幕在线一区| 欧美视频在线一区| 免费在线成人网| 久久免费美女视频| 日韩一区二区免费高清| 国产91精品露脸国语对白| 亚洲日本成人在线观看| 色综合咪咪久久| 丝袜诱惑制服诱惑色一区在线观看 | 91在线观看视频| 国产精品一级片| 午夜电影网一区| 亚洲444eee在线观看| 亚洲日本电影在线| 6080午夜不卡| 色偷偷成人一区二区三区91| 成人久久18免费网站麻豆| 国产久卡久卡久卡久卡视频精品| 国产主播一区二区| 成人网男人的天堂| 国产高清在线精品| 久久99精品久久久久久久久久久久 | 欧美mv日韩mv国产网站app| 欧美一区二区三区四区五区| 欧美一级午夜免费电影| av中文字幕在线不卡| 91天堂素人约啪| 精品一区免费av| 亚洲国产日韩一区二区| 26uuu久久天堂性欧美| 粉嫩一区二区三区在线看| 久久国产精品一区二区| 亚洲无线码一区二区三区| 日韩高清电影一区| 国产91富婆露脸刺激对白| 欧美综合亚洲图片综合区| 色噜噜狠狠色综合欧洲selulu| 日韩精品欧美成人高清一区二区| 国产婷婷色一区二区三区 | 亚洲欧美国产高清| 国产精品全国免费观看高清| 国产亚洲精品资源在线26u| 欧美日韩一本到| 日本韩国一区二区三区视频| 成人禁用看黄a在线| 欧美精品欧美精品系列| 91成人免费网站| 色综合久久九月婷婷色综合| 91精品免费观看| 中文字幕日韩一区| 午夜精品福利一区二区蜜股av| 午夜激情一区二区三区| 国产一区二区不卡在线| av成人老司机| 日韩欧美国产三级| 亚洲bt欧美bt精品777| 亚洲乱码国产乱码精品精可以看 | 欧美日韩一区视频| 一本一道久久a久久精品| 欧美视频精品在线观看| 久久久夜色精品亚洲| 一区二区三区蜜桃| 国产精品羞羞答答xxdd| 欧美性大战久久久久久久蜜臀| 国产日韩欧美精品综合| 午夜视频在线观看一区二区三区| 成人午夜伦理影院| 7777精品伊人久久久大香线蕉经典版下载 | 日韩一级片在线播放| 精品sm在线观看| 午夜视频在线观看一区| 一本久久a久久免费精品不卡| 欧美一区二区视频在线观看 | 国产乱码字幕精品高清av | 视频一区二区三区入口| 激情六月婷婷综合| 欧美一区二区三级| 亚洲国产日韩综合久久精品| 国产在线精品一区二区夜色 | 福利一区二区在线| 精品国产凹凸成av人导航| 一区二区三区中文字幕电影| 91国内精品野花午夜精品| 国产成人自拍网| 爽好久久久欧美精品| 亚洲免费观看视频| 亚洲欧洲美洲综合色网| 久久综合网色—综合色88| 7777精品伊人久久久大香线蕉经典版下载 | 亚洲综合999| 久久久99免费| 欧美美女激情18p| 91精品国产入口| 色8久久精品久久久久久蜜| 色综合色狠狠综合色| 色综合久久久久| 在线成人av网站| 精品美女在线播放| 久久久蜜臀国产一区二区| 制服丝袜激情欧洲亚洲| 欧美另类高清zo欧美| 欧美日韩日日夜夜| 精品国产百合女同互慰| 国产午夜亚洲精品理论片色戒 | 日本女人一区二区三区| 天堂va蜜桃一区二区三区| 日韩成人精品视频| 激情欧美一区二区三区在线观看| 久久成人久久爱| 91在线播放网址| 这里只有精品视频在线观看| 精品处破学生在线二十三| 欧美亚男人的天堂| 欧美三级在线看| 色综合久久六月婷婷中文字幕| 国产99精品国产| 在线成人av网站| 亚洲欧美一区二区久久| 男女性色大片免费观看一区二区 | 视频一区国产视频| 激情综合色丁香一区二区| 91浏览器打开| 久久久午夜精品| 午夜精品福利一区二区蜜股av| aaa国产一区| 久久综合色综合88| 久久精品国产**网站演员| 在线观看欧美黄色| 国产精品视频一二三|