亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? at91rm9200.h

?? 基于華恒2410板子的uboot代碼
?? H
?? 第 1 頁 / 共 4 頁
字號:
	AT91_REG	 EMAC_HSL; 	/* Hash Address Low[31:0] */	AT91_REG	 EMAC_SA1L; 	/* Specific Address 1 Low, First 4 bytes */	AT91_REG	 EMAC_SA1H; 	/* Specific Address 1 High, Last 2 bytes */	AT91_REG	 EMAC_SA2L; 	/* Specific Address 2 Low, First 4 bytes */	AT91_REG	 EMAC_SA2H; 	/* Specific Address 2 High, Last 2 bytes */	AT91_REG	 EMAC_SA3L; 	/* Specific Address 3 Low, First 4 bytes */	AT91_REG	 EMAC_SA3H; 	/* Specific Address 3 High, Last 2 bytes */	AT91_REG	 EMAC_SA4L; 	/* Specific Address 4 Low, First 4 bytes */	AT91_REG	 EMAC_SA4H; 	/* Specific Address 4 High, Last 2 bytesr */} AT91S_EMAC, *AT91PS_EMAC;/* -------- EMAC_CTL : (EMAC Offset: 0x0)  --------  */#define AT91C_EMAC_LB		((unsigned int) 0x1 <<  0) /* (EMAC) Loopback. Optional. When set, loopback signal is at high level. */#define AT91C_EMAC_LBL		((unsigned int) 0x1 <<  1) /* (EMAC) Loopback local. */#define AT91C_EMAC_RE		((unsigned int) 0x1 <<  2) /* (EMAC) Receive enable. */#define AT91C_EMAC_TE		((unsigned int) 0x1 <<  3) /* (EMAC) Transmit enable. */#define AT91C_EMAC_MPE		((unsigned int) 0x1 <<  4) /* (EMAC) Management port enable. */#define AT91C_EMAC_CSR		((unsigned int) 0x1 <<  5) /* (EMAC) Clear statistics registers. */#define AT91C_EMAC_ISR		((unsigned int) 0x1 <<  6) /* (EMAC) Increment statistics registers. */#define AT91C_EMAC_WES		((unsigned int) 0x1 <<  7) /* (EMAC) Write enable for statistics registers. */#define AT91C_EMAC_BP		((unsigned int) 0x1 <<  8) /* (EMAC) Back pressure. *//* -------- EMAC_CFG : (EMAC Offset: 0x4) Network Configuration Register --------  */#define AT91C_EMAC_SPD		((unsigned int) 0x1 <<  0) /* (EMAC) Speed. */#define AT91C_EMAC_FD		((unsigned int) 0x1 <<  1) /* (EMAC) Full duplex. */#define AT91C_EMAC_BR		((unsigned int) 0x1 <<  2) /* (EMAC) Bit rate. */#define AT91C_EMAC_CAF		((unsigned int) 0x1 <<  4) /* (EMAC) Copy all frames. */#define AT91C_EMAC_NBC		((unsigned int) 0x1 <<  5) /* (EMAC) No broadcast. */#define AT91C_EMAC_MTI		((unsigned int) 0x1 <<  6) /* (EMAC) Multicast hash enable */#define AT91C_EMAC_UNI		((unsigned int) 0x1 <<  7) /* (EMAC) Unicast hash enable. */#define AT91C_EMAC_BIG		((unsigned int) 0x1 <<  8) /* (EMAC) Receive 1522 bytes. */#define AT91C_EMAC_EAE		((unsigned int) 0x1 <<  9) /* (EMAC) External address match enable. */#define AT91C_EMAC_CLK		((unsigned int) 0x3 << 10) /* (EMAC) */#define AT91C_EMAC_CLK_HCLK_8	((unsigned int) 0x0 << 10) /* (EMAC) HCLK divided by 8 */#define AT91C_EMAC_CLK_HCLK_16	((unsigned int) 0x1 << 10) /* (EMAC) HCLK divided by 16 */#define AT91C_EMAC_CLK_HCLK_32	((unsigned int) 0x2 << 10) /* (EMAC) HCLK divided by 32 */#define AT91C_EMAC_CLK_HCLK_64	((unsigned int) 0x3 << 10) /* (EMAC) HCLK divided by 64 */#define AT91C_EMAC_RTY		((unsigned int) 0x1 << 12) /* (EMAC) */#define AT91C_EMAC_RMII		((unsigned int) 0x1 << 13) /* (EMAC) *//* -------- EMAC_SR : (EMAC Offset: 0x8) Network Status Register --------  */#define AT91C_EMAC_MDIO		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_IDLE		((unsigned int) 0x1 <<  2) /* (EMAC) *//* -------- EMAC_TCR : (EMAC Offset: 0x10) Transmit Control Register -------- */#define AT91C_EMAC_LEN		((unsigned int) 0x7FF <<  0) /* (EMAC) */#define AT91C_EMAC_NCRC		((unsigned int) 0x1 << 15) /* (EMAC) *//* -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Control Register -------- */#define AT91C_EMAC_OVR		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_COL		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RLE		((unsigned int) 0x1 <<  2) /* (EMAC) */#define AT91C_EMAC_TXIDLE	((unsigned int) 0x1 <<  3) /* (EMAC) */#define AT91C_EMAC_BNQ		((unsigned int) 0x1 <<  4) /* (EMAC) */#define AT91C_EMAC_COMP		((unsigned int) 0x1 <<  5) /* (EMAC) */#define AT91C_EMAC_UND		((unsigned int) 0x1 <<  6) /* (EMAC) *//* -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register -------- */#define AT91C_EMAC_BNA		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_REC		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RSR_OVR	((unsigned int) 0x1 <<  2) /* (EMAC) *//* -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register -------- */#define AT91C_EMAC_DONE		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_RCOM		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RBNA		((unsigned int) 0x1 <<  2) /* (EMAC) */#define AT91C_EMAC_TOVR		((unsigned int) 0x1 <<  3) /* (EMAC) */#define AT91C_EMAC_TUND		((unsigned int) 0x1 <<  4) /* (EMAC) */#define AT91C_EMAC_RTRY		((unsigned int) 0x1 <<  5) /* (EMAC) */#define AT91C_EMAC_TBRE		((unsigned int) 0x1 <<  6) /* (EMAC) */#define AT91C_EMAC_TCOM		((unsigned int) 0x1 <<  7) /* (EMAC) */#define AT91C_EMAC_TIDLE	((unsigned int) 0x1 <<  8) /* (EMAC) */#define AT91C_EMAC_LINK		((unsigned int) 0x1 <<  9) /* (EMAC) */#define AT91C_EMAC_ROVR		((unsigned int) 0x1 << 10) /* (EMAC) */#define AT91C_EMAC_HRESP	((unsigned int) 0x1 << 11) /* (EMAC) *//* -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register -------- *//* -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register -------- *//* -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register -------- *//* -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register -------- */#define AT91C_EMAC_DATA		((unsigned int) 0xFFFF <<  0) /* (EMAC) */#define AT91C_EMAC_CODE		((unsigned int) 0x3  << 16) /* (EMAC) */#define AT91C_EMAC_CODE_802_3	((unsigned int) 0x2  << 16) /* (EMAC) Write Operation */#define AT91C_EMAC_REGA		((unsigned int) 0x1F << 18) /* (EMAC) */#define AT91C_EMAC_PHYA		((unsigned int) 0x1F << 23) /* (EMAC) */#define AT91C_EMAC_RW		((unsigned int) 0x3  << 28) /* (EMAC) */#define AT91C_EMAC_RW_R		((unsigned int) 0x2  << 28) /* (EMAC) Read Operation */#define AT91C_EMAC_RW_W		((unsigned int) 0x1  << 28) /* (EMAC) Write Operation */#define AT91C_EMAC_HIGH		((unsigned int) 0x1  << 30) /* (EMAC) */#define AT91C_EMAC_LOW		((unsigned int) 0x1  << 31) /* (EMAC) *//******************************************************************************//*           SOFTWARE API DEFINITION  FOR Serial Parallel Interface           *//******************************************************************************/typedef struct _AT91S_SPI{	AT91_REG	 SPI_CR; 	/* Control Register */	AT91_REG	 SPI_MR; 	/* Mode Register */	AT91_REG	 SPI_RDR; 	/* Receive Data Register */	AT91_REG	 SPI_TDR; 	/* Transmit Data Register */	AT91_REG	 SPI_SR; 	/* Status Register */	AT91_REG	 SPI_IER; 	/* Interrupt Enable Register */	AT91_REG	 SPI_IDR; 	/* Interrupt Disable Register */	AT91_REG	 SPI_IMR; 	/* Interrupt Mask Register */	AT91_REG	 Reserved0[4]; 	/* */	AT91_REG	 SPI_CSR[4]; 	/* Chip Select Register */	AT91_REG	 Reserved1[48]; /* */	AT91_REG	 SPI_RPR; 	/* Receive Pointer Register */	AT91_REG	 SPI_RCR; 	/* Receive Counter Register */	AT91_REG	 SPI_TPR; 	/* Transmit Pointer Register */	AT91_REG	 SPI_TCR; 	/* Transmit Counter Register */	AT91_REG	 SPI_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 SPI_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 SPI_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 SPI_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 SPI_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 SPI_PTSR; 	/* PDC Transfer Status Register */} AT91S_SPI, *AT91PS_SPI;/* -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register -------- */#define AT91C_SPI_SPIEN		((unsigned int) 0x1 <<  0) /* (SPI) SPI Enable */#define AT91C_SPI_SPIDIS	((unsigned int) 0x1 <<  1) /* (SPI) SPI Disable */#define AT91C_SPI_SWRST		((unsigned int) 0x1 <<  7) /* (SPI) SPI Software reset *//* -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register -------- */#define AT91C_SPI_MSTR		((unsigned int) 0x1 <<  0) /* (SPI) Master/Slave Mode */#define AT91C_SPI_PS		((unsigned int) 0x1 <<  1) /* (SPI) Peripheral Select */#define AT91C_SPI_PS_FIXED	((unsigned int) 0x0 <<  1) /* (SPI) Fixed Peripheral Select */#define AT91C_SPI_PS_VARIABLE	((unsigned int) 0x1 <<  1) /* (SPI) Variable Peripheral Select */#define AT91C_SPI_PCSDEC	((unsigned int) 0x1 <<  2) /* (SPI) Chip Select Decode */#define AT91C_SPI_DIV32		((unsigned int) 0x1 <<  3) /* (SPI) Clock Selection */#define AT91C_SPI_MODFDIS	((unsigned int) 0x1 <<  4) /* (SPI) Mode Fault Detection */#define AT91C_SPI_LLB		((unsigned int) 0x1 <<  7) /* (SPI) Clock Selection */#define AT91C_SPI_PCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select */#define AT91C_SPI_DLYBCS	((unsigned int) 0xFF << 24) /* (SPI) Delay Between Chip Selects *//* -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register -------- */#define AT91C_SPI_RD		((unsigned int) 0xFFFF <<  0) /* (SPI) Receive Data */#define AT91C_SPI_RPCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status *//* -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register -------- */#define AT91C_SPI_TD		((unsigned int) 0xFFFF <<  0) /* (SPI) Transmit Data */#define AT91C_SPI_TPCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status *//* -------- SPI_SR : (SPI Offset: 0x10) Status Register -------- */#define AT91C_SPI_RDRF		((unsigned int) 0x1 <<  0) /* (SPI) Receive Data Register Full */#define AT91C_SPI_TDRE		((unsigned int) 0x1 <<  1) /* (SPI) Transmit Data Register Empty */#define AT91C_SPI_MODF		((unsigned int) 0x1 <<  2) /* (SPI) Mode Fault Error */#define AT91C_SPI_OVRES		((unsigned int) 0x1 <<  3) /* (SPI) Overrun Error Status */#define AT91C_SPI_SPENDRX	((unsigned int) 0x1 <<  4) /* (SPI) End of Receiver Transfer */#define AT91C_SPI_SPENDTX	((unsigned int) 0x1 <<  5) /* (SPI) End of Receiver Transfer */#define AT91C_SPI_RXBUFF	((unsigned int) 0x1 <<  6) /* (SPI) RXBUFF Interrupt */#define AT91C_SPI_TXBUFE	((unsigned int) 0x1 <<  7) /* (SPI) TXBUFE Interrupt */#define AT91C_SPI_SPIENS	((unsigned int) 0x1 << 16) /* (SPI) Enable Status *//* -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register -------- *//* -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register -------- *//* -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register -------- *//* -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register -------- */#define AT91C_SPI_CPOL		((unsigned int) 0x1  <<  0) /* (SPI) Clock Polarity */#define AT91C_SPI_NCPHA		((unsigned int) 0x1  <<  1) /* (SPI) Clock Phase */#define AT91C_SPI_BITS		((unsigned int) 0xF  <<  4) /* (SPI) Bits Per Transfer */#define AT91C_SPI_BITS_8	((unsigned int) 0x0  <<  4) /* (SPI) 8 Bits Per transfer */#define AT91C_SPI_BITS_9	((unsigned int) 0x1  <<  4) /* (SPI) 9 Bits Per transfer */#define AT91C_SPI_BITS_10	((unsigned int) 0x2  <<  4) /* (SPI) 10 Bits Per transfer */#define AT91C_SPI_BITS_11	((unsigned int) 0x3  <<  4) /* (SPI) 11 Bits Per transfer */#define AT91C_SPI_BITS_12	((unsigned int) 0x4  <<  4) /* (SPI) 12 Bits Per transfer */#define AT91C_SPI_BITS_13	((unsigned int) 0x5  <<  4) /* (SPI) 13 Bits Per transfer */#define AT91C_SPI_BITS_14	((unsigned int) 0x6  <<  4) /* (SPI) 14 Bits Per transfer */#define AT91C_SPI_BITS_15	((unsigned int) 0x7  <<  4) /* (SPI) 15 Bits Per transfer */#define AT91C_SPI_BITS_16	((unsigned int) 0x8  <<  4) /* (SPI) 16 Bits Per transfer */#define AT91C_SPI_SCBR		((unsigned int) 0xFF <<  8) /* (SPI) Serial Clock Baud Rate */#define AT91C_SPI_DLYBS		((unsigned int) 0xFF << 16) /* (SPI) Serial Clock Baud Rate */#define AT91C_SPI_DLYBCT	((unsigned int) 0xFF << 24) /* (SPI) Delay Between Consecutive Transfers *//******************************************************************************//*           SOFTWARE API DEFINITION  FOR Peripheral Data Controller          *//******************************************************************************/typedef struct _AT91S_PDC{	AT91_REG	 PDC_RPR; 	/* Receive Pointer Register */	AT91_REG	 PDC_RCR; 	/* Receive Counter Register */	AT91_REG	 PDC_TPR; 	/* Transmit Pointer Register */	AT91_REG	 PDC_TCR; 	/* Transmit Counter Register */	AT91_REG	 PDC_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 PDC_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 PDC_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 PDC_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 PDC_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 PDC_PTSR; 	/* PDC Transfer Status Register */} AT91S_PDC, *AT91PS_PDC;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本vs亚洲vs韩国一区三区二区| 亚洲精品成人在线| 成人永久看片免费视频天堂| 久久久久久久久久看片| 91蜜桃在线免费视频| a级高清视频欧美日韩| 性欧美疯狂xxxxbbbb| 一区二区三区中文字幕| 一区二区三区在线观看网站| 亚洲综合色婷婷| 久久激五月天综合精品| 国产精品一区久久久久| 欧美最猛性xxxxx直播| 日韩精品一区二区三区视频在线观看| 欧美成人官网二区| 日韩伦理电影网| 久久99最新地址| 91在线精品一区二区| 欧美老女人在线| 久久免费的精品国产v∧| 亚洲视频一区在线| 精品一区二区三区视频在线观看| 国产成人精品一区二| 91在线精品一区二区| 国产欧美综合在线观看第十页| 亚洲综合色区另类av| 成人精品视频一区| 久久久亚洲午夜电影| 婷婷一区二区三区| 99国产精品99久久久久久| 久久亚洲春色中文字幕久久久| 天天操天天干天天综合网| 色综合久久66| 一区二区三区91| 北条麻妃国产九九精品视频| 久久精品亚洲麻豆av一区二区| 久久av中文字幕片| 精品成a人在线观看| 美腿丝袜亚洲色图| 欧美精品日日鲁夜夜添| 视频精品一区二区| 欧美日韩成人激情| 青青草97国产精品免费观看无弹窗版 | 欧美高清激情brazzers| 亚洲午夜精品在线| 欧美高清激情brazzers| 婷婷六月综合网| 欧美日韩国产在线观看| 亚洲午夜久久久| 欧美videossexotv100| 成人一区二区三区视频在线观看 | 捆绑调教美女网站视频一区| 日韩一级大片在线| 成人免费看视频| 视频在线在亚洲| 久久综合色8888| 欧美在线观看18| 免费看黄色91| 亚洲欧美日韩小说| 日韩一区二区免费视频| 国产成人夜色高潮福利影视| 亚洲人成网站色在线观看| 69堂成人精品免费视频| 蜜桃视频在线一区| 自拍偷拍国产亚洲| 精品国产乱码久久久久久蜜臀| 97se亚洲国产综合自在线| 另类调教123区| 亚洲国产精品一区二区www| 精品国产乱码91久久久久久网站| 日本精品裸体写真集在线观看 | 日韩三级免费观看| 不卡一区二区中文字幕| 美女视频免费一区| 天天av天天翘天天综合网| 国产精品理伦片| 久久久亚洲国产美女国产盗摄| 欧美日韩国产美女| 一本久久a久久精品亚洲| 99riav久久精品riav| 成人动漫精品一区二区| 国产精选一区二区三区| 国产一区999| 国产制服丝袜一区| 国产一区二区成人久久免费影院| 欧美日本精品一区二区三区| 激情久久久久久久久久久久久久久久| 亚洲欧美一区二区视频| 精品欧美一区二区三区精品久久 | 欧美一级国产精品| 日韩午夜激情av| 久久久蜜桃精品| 国产精品美女一区二区三区| 欧美激情一区二区三区四区| 久久久亚洲欧洲日产国码αv| 精品奇米国产一区二区三区| 中文字幕乱码久久午夜不卡| 日韩电影一区二区三区| 亚洲精品亚洲人成人网在线播放| 欧美一二三四在线| 日韩欧美的一区| 成人免费一区二区三区视频| 亚洲美女淫视频| 蜜桃视频第一区免费观看| 精品一区二区国语对白| 色综合天天天天做夜夜夜夜做| 欧美性大战久久久久久久| 久久精品亚洲乱码伦伦中文| 亚洲黄色在线视频| 国产高清不卡二三区| 91福利视频在线| 日韩精品中文字幕一区| 精品国产成人系列| 亚洲福利一区二区三区| 91亚洲大成网污www| 日韩免费看的电影| 亚洲二区在线观看| 91在线观看下载| 精品国产sm最大网站免费看| 亚洲va韩国va欧美va| 懂色av一区二区夜夜嗨| 欧美成人女星排名| 一区二区三区免费观看| 丰满白嫩尤物一区二区| 精品国产91亚洲一区二区三区婷婷| 亚洲黄一区二区三区| 不卡的av中国片| 国产精品亲子伦对白| 国产精品91一区二区| 久久久久久97三级| 国产精品一区在线观看你懂的| 91精品国产一区二区人妖| 亚洲第一成人在线| 91精品欧美综合在线观看最新| 亚洲一区二区三区四区不卡| 91久久精品日日躁夜夜躁欧美| 亚洲永久精品大片| 欧美日韩二区三区| 日本色综合中文字幕| 久久久精品人体av艺术| 国产精品综合av一区二区国产馆| 中文字幕精品三区| 欧美午夜宅男影院| 久久精品国产久精国产爱| 久久亚洲春色中文字幕久久久| 激情综合色播激情啊| 精品国产91洋老外米糕| 成人激情小说网站| 亚洲日本在线视频观看| 欧美三级视频在线播放| 美女任你摸久久| 中文字幕在线不卡| 精品日韩成人av| 91小视频在线| 国产在线精品不卡| 亚洲精品五月天| 欧美激情在线观看视频免费| 欧美日韩国产另类不卡| 成人av动漫在线| 国产一区二区三区黄视频| 亚洲尤物视频在线| 国产精品久久久99| 国产夜色精品一区二区av| 在线播放中文一区| 91麻豆国产自产在线观看| 东方aⅴ免费观看久久av| 日韩电影在线免费观看| 亚洲资源中文字幕| 亚洲柠檬福利资源导航| 国产精品久久久久久久久搜平片| 91精品国产入口| 欧美一区二区视频在线观看| 色婷婷综合久久久久中文| 色综合天天综合网天天看片| 91视视频在线观看入口直接观看www| 国产精品18久久久久久久网站| 国产制服丝袜一区| 粉嫩蜜臀av国产精品网站| 久久国产精品72免费观看| 强制捆绑调教一区二区| 日韩黄色一级片| 久久成人免费日本黄色| 国产麻豆日韩欧美久久| 国产成人高清在线| 韩国女主播一区| 成人av影视在线观看| jizzjizzjizz欧美| 欧美日韩国产小视频在线观看| 欧美日韩另类一区| 欧美成人一区二区三区在线观看| 精品电影一区二区| 一区二区三区**美女毛片| 日韩av一区二区三区四区| 国产成人亚洲综合a∨婷婷图片| 91麻豆精品视频| 精品人伦一区二区色婷婷| 亚洲精品大片www| 国产一区二区三区最好精华液| 床上的激情91.| 日韩一区二区在线免费观看|